Show simple item record

Presentation

dc.creatorCarmona Galán, Ricardoes
dc.creatorFernández Berni, Jorgees
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.date.accessioned2019-08-21T13:20:24Z
dc.date.available2019-08-21T13:20:24Z
dc.date.issued2016
dc.identifier.citationCarmona Galán, R., Fernández Berni, J. y Rodríguez Vázquez, Á.B. (2016). Experimental Evidence of Power Efficiency due to Architecture in Cellular Processor Array Chips.
dc.identifier.urihttps://hdl.handle.net/11441/88550
dc.description.abstractSpeeding up algorithm execution can be achieved by increasing the number of processing cores working in parallel. Of course, this speedup is limited by the degree to which the algorithm can be parallelized. Equivalently, by lowering the operating frequency of the elementary processors, the algorithm can be realized in the same amount of time but with measurable power savings. An additional result of parallelization is that using a larger number of processors results in a more efficient implementation in terms of GOPS/W. We have found experimental evidence for this in the study of massively parallel array processors, mainly dedicated to image processing. Their distributed architecture reduces the energy overhead dedicated to data handling, thus resulting in a power efficient implementationes
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2015-66878-C3-1-Res
dc.description.sponsorshipCentro para el Desarrollo Tecnológico e Industrial IPC- 20111009es
dc.description.sponsorshipJunta de Andalucía TIC 2338-2013es
dc.description.sponsorshipOffice of Naval Research (USA) N000141410355es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectParallel processinges
dc.subjectCellular Processing Arrayes
dc.subjectMulticore processinges
dc.subjectComputational efficiencyes
dc.titleExperimental Evidence of Power Efficiency due to Architecture in Cellular Processor Array Chipses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2015-66878-C3-1-Res
dc.relation.projectIDIPC- 20111009es
dc.relation.projectIDTIC 2338-2013es
dc.relation.projectIDN000141410355es
idus.format.extent2 p.es
dc.eventtitleInternational Workshop on Cellular Nanoscale Networks and their Applications (CNNA)es
dc.eventinstitutionDresden, Germanyes

FilesSizeFormatViewDescription
Experimental Evidence of Power.pdf155.7KbIcon   [PDF] View/Open  

This item appears in the following collection(s)

Show simple item record

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Except where otherwise noted, this item's license is described as: Attribution-NonCommercial-NoDerivatives 4.0 Internacional