Mostrar el registro sencillo del ítem

Ponencia

dc.creatorYousefzadeh, Amirrezaes
dc.creatorJablonski, M.es
dc.creatorIakymchuk, T.es
dc.creatorLinares Barranco, Alejandroes
dc.creatorRosado, A.es
dc.creatorPlana, L.A.es
dc.creatorSerrano Gotarredona, María Teresaes
dc.creatorFurber, Steve B.es
dc.creatorLinares Barranco, Bernabées
dc.date.accessioned2020-02-14T08:43:20Z
dc.date.available2020-02-14T08:43:20Z
dc.date.issued2017
dc.identifier.citationYousefzadeh, A., Jablonski, M., Iakymchuk, T., Linares Barranco, A., Rosado, A., Plana, L.A.,...,Linares Barranco, B. (2017). Multiplexing AER Asynchronous Channels over LVDS Links with Flow-Control and Clock-Correction for Scalable Neuromorphic Systems. En ISCAS 2017: IEEE International Symposium on Circuits and Systems Baltimore, MD, USA: IEEE Computer Society.
dc.identifier.isbn978-1-4673-6853-7es
dc.identifier.issn2379-447Xes
dc.identifier.urihttps://hdl.handle.net/11441/93156
dc.description.abstractAddress-Event-Representation (AER) is a widely extended asynchronous technique for interchanging “neural spikes” among different hardware elements in Neuromorphic Systems. Conventional AER links use parallel physical wires together with a pair of handshaking signals (Request and Acknowledge). Here we present a fully serial implementation using bidirectional SATA connectors with a pair of LVDS (low voltage differential signaling) wires for each direction. The proposed implementation can multiplex a number of conventional parallel AER links per LVDS physical connection. It uses flow control, clock correction, and byte alignment techniques to transmit 32-bit address events reliably over multiplexed serial connections. The setup has been tested using commercial Spartan6 FPGAs reaching a maximum event transmission speed of 75Meps (Mega Events per second) for 32-bit events at 3.0Gbps line data rate.es
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2012-37868-C04-01es
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2015-63884-C2-1-Pes
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2016-77785-Pes
dc.description.sponsorshipJunta de Andalucía TIC-6091es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherIEEE Computer Societyes
dc.relation.ispartofISCAS 2017: IEEE International Symposium on Circuits and Systems (2017),
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectNeuromorphic Systemses
dc.subjectVirtual Wiringes
dc.subjectAddress event representation (AER)es
dc.subjectScalable Neuromorphic Systemses
dc.titleMultiplexing AER Asynchronous Channels over LVDS Links with Flow-Control and Clock-Correction for Scalable Neuromorphic Systemses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/submittedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Arquitectura y Tecnología de Computadoreses
dc.relation.projectIDTEC2012-37868-C04-01es
dc.relation.projectIDTEC2015-63884-C2-1-Pes
dc.relation.projectIDTEC2016-77785-Pes
dc.relation.projectIDTIC-6091es
dc.relation.publisherversionhttps://ieeexplore.ieee.org/abstract/document/8050802es
dc.identifier.doi10.1109/ISCAS.2017.8050802es
dc.contributor.groupUniversidad de Sevilla. TEP-108: Robótica y Tecnología de Computadores Aplicada a la Rehabilitaciónes
idus.format.extent4es
dc.eventtitleISCAS 2017: IEEE International Symposium on Circuits and Systemses
dc.eventinstitutionBaltimore, MD, USAes
dc.relation.publicationplaceNew York, USAes

FicherosTamañoFormatoVerDescripción
Multiplexing AER asynchronous.pdf554.8KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional