Mostrar el registro sencillo del ítem

Ponencia

dc.creatorLinares Barranco, Alejandroes
dc.creatorPaz Vicente, Rafaeles
dc.creatorGómez Rodríguez, Francisco de Asíses
dc.creatorJiménez Fernández, Ángel Franciscoes
dc.creatorRivas Pérez, Manueles
dc.creatorJiménez Moreno, Gabrieles
dc.creatorCivit Balcells, Antónes
dc.date.accessioned2019-12-17T09:56:38Z
dc.date.available2019-12-17T09:56:38Z
dc.date.issued2009
dc.identifier.citationLinares Barranco, A., Paz Vicente, R., Gómez Rodríguez, F.d.A., Jiménez Fernández, Á.F., Rivas Pérez, M., Jiménez Moreno, G. y Civit Balcells, A. (2009). FPGA Implementations Comparison of Neuro-cortical Inspired Convolution Processors for Spiking Systems. En IWANN 2009: 10th International Work-Conference on Artificial Neural Networks (97-105), Salamanca, España: Springer.
dc.identifier.isbn978-3-642-02477-1es
dc.identifier.issn0302-9743es
dc.identifier.urihttps://hdl.handle.net/11441/91034
dc.description.abstractImage convolution operations in digital computer systems are usually very expensive operations in terms of resource consumption (processor resources and processing time) for an efficient Real-Time application. In these scenarios the visual information is divided in frames and each one has to be completely processed before the next frame arrives. Recently a new method for computing convolutions based on the neuro-inspired philosophy of spiking systems (Address-Event-Representation systems, AER) is achieving high performances. In this paper we present two FPGA implementations of AERbased convolution processors that are able to work with 64x64 images and programmable kernels of up to 11x11 elements. The main difference is the use of RAM for integrators in one solution and the absence of integrators in the second solution that is based on mapping operations. The maximum equivalent operation rate is 163.51 MOPS for 11x11 kernels, in a Xilinx Spartan 3 400 FPGA with a 50MHz clock. Formulations, hardware architecture, operation examples and performance comparison with frame-based convolution processors are presented and discussed.es
dc.description.sponsorshipMinisterio de Ciencia e Innovación TEC2006-11730-C03-02es
dc.description.sponsorshipJunta de Andalucía P06-TIC-01417es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherSpringeres
dc.relation.ispartofIWANN 2009: 10th International Work-Conference on Artificial Neural Networks (2009), p 97-105
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleFPGA Implementations Comparison of Neuro-cortical Inspired Convolution Processors for Spiking Systemses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/submittedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Arquitectura y Tecnología de Computadoreses
dc.relation.projectIDTEC2006-11730-C03-02es
dc.relation.projectIDP06-TIC-01417es
dc.relation.publisherversionhttps://link.springer.com/chapter/10.1007/978-3-642-02478-8_13es
dc.identifier.doi10.1007/978-3-642-02478-8_13es
dc.contributor.groupUniversidad de Sevilla. TEP-108: Robótica y Tecnología de Computadores Aplicada a la Rehabilitaciónes
idus.format.extent9es
dc.publication.initialPage97es
dc.publication.endPage105es
dc.eventtitleIWANN 2009: 10th International Work-Conference on Artificial Neural Networkses
dc.eventinstitutionSalamanca, Españaes
dc.relation.publicationplaceBerlines
dc.identifier.sisius6651919es

FicherosTamañoFormatoVerDescripción
FPGA Implementations Comparison ...1.250MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional