Mostrar el registro sencillo del ítem

Ponencia

dc.creatorBandi, Francoes
dc.creatorVornicu, Iones
dc.creatorCarmona Galán, Ricardoes
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.date.accessioned2019-12-03T14:15:37Z
dc.date.available2019-12-03T14:15:37Z
dc.date.issued2017
dc.identifier.citationBandi, F., Vornicu, I., Carmona Galán, R. y Rodríguez Vázquez, Á.B. (2017). Design of a compact and low-power TDC for an array of SiPM's in 110nm CIS technology. En 13th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME) (257-260), Giardini Naxos, Italia: Institute of Electrical and Electronics Engineers.
dc.identifier.isbn978-1-5090-6508-0es
dc.identifier.urihttps://hdl.handle.net/11441/90704
dc.description.abstractSilicon photomultipliers (SiPMs) are meant to substitute photomultiplier tubes in high-energy physics detectors and nuclear medicine. This is because of their -to name a few interesting properties- compactness, lower bias voltage, tolerance to magnetic fields and finer spatial resolution. SiPMs can also be built in CMOS technology. This allows the incorporation of active quenching and recharge schemes at cell level and processing circuitry at pixel level. One of the elements that can lead to finer temporal resolutions is the time-to-digital converter (TDC). In this paper we describe the architecture of a compact TDC to be included at each pixel of an array of SiPMs. It is compact and consumes low power. It is based on a voltage controlled oscillator that generates multiple internal phases that are interpolated to provide time resolution below the time delay of a single gate. Simulation results of a 11b TDC based on a 4-stage VCRO in 110nm CIS technology yield a time resolution of 80.0ps, a DNL of ±0.28 LSB, a INL ±0.52 LSB, and a power consumption of 850μW.es
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2015-66878-C3-1-Res
dc.description.sponsorshipJunta de Andalucía TIC 2012-2338es
dc.description.sponsorshipOffice of Naval Research (USA) N000141410355es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartof13th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME) (2017), p 257-260
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleDesign of a compact and low-power TDC for an array of SiPM's in 110nm CIS technologyes
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2015-66878-C3-1-Res
dc.relation.projectIDTIC 2012-2338es
dc.relation.projectIDN000141410355es
dc.relation.publisherversionhttps://doi.org/10.1109/PRIME.2017.7974156es
dc.identifier.doi10.1109/PRIME.2017.7974156es
idus.format.extent4 p.es
dc.publication.initialPage257es
dc.publication.endPage260es
dc.eventtitle13th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME)es
dc.eventinstitutionGiardini Naxos, Italiaes

FicherosTamañoFormatoVerDescripción
Design of a Compact and Low-Po ...1.127MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional