Mostrar el registro sencillo del ítem

Artículo

dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.creatorCarmona Galán, Ricardoes
dc.creatorDomínguez Matas, Carloses
dc.creatorSuárez Cambre, Manueles
dc.creatorBrea Sánchez, Víctor Manueles
dc.creatorPozas, Franciscoes
dc.creatorLiñán Cembrano, Gustavoes
dc.creatorFoldessy, Peteres
dc.creatorZarandy, Akoses
dc.creatorRekeczky, Csabaes
dc.date.accessioned2019-08-12T10:12:08Z
dc.date.available2019-08-12T10:12:08Z
dc.date.issued2010
dc.identifier.citationRodríguez Vázquez, Á.B., Carmona Galán, R., Domínguez Matas, C., Suárez Cambre, M., Brea Sánchez, V.M., Pozas, F.,...,Rekeczky, C. (2010). A 3-D Chip Architecture for Optical Sensing and Concurrent Processing. Proceedings of SPIE, 7726, 772613.
dc.identifier.issn1996-756Xes
dc.identifier.urihttps://hdl.handle.net/11441/88350
dc.descriptionEvent: SPIE Photonics Europe, 2010, Brussels, Belgium
dc.description.abstractThis paper presents an architecture for the implementation of vision chips in 3-D integration technologies. This architecture employs the multi-functional pixel concept to achieve full parallel processing of the information and hence high processing speed. The top layer includes an array of optical sensors which are parallel-connected to the second layer, consisting of an array of mixed-signal read-out and pre-processing cells. Multiplexing is employed so that each mixedsignal cell handles several optical sensors. The two remaining layer are respectively a memory (used to store different multi-scale images obtained at the mixed-signal layer) and an array of digital processors. A prototype of this architecture has been implemented in a FDSOI CMOS-3D technology with Through-Silicon-Vias of 5μm x 5μm pitch.es
dc.description.sponsorshipJunta de Andalucía 2006-TIC-2352es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherSPIEes
dc.relation.ispartofProceedings of SPIE, 7726, 772613.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subject3-D Optical Sensorses
dc.subjectVision Systemses
dc.subjectNavigation Applicationses
dc.titleA 3-D Chip Architecture for Optical Sensing and Concurrent Processinges
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/publishedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectID2006-TIC-2352.es
dc.relation.publisherversionhttps://doi.org/10.1117/12.855027es
dc.identifier.doi10.1117/12.855027es
idus.format.extent13 p.es
dc.journaltitleProceedings of SPIEes
dc.publication.volumen7726es
dc.publication.initialPage772613es

FicherosTamañoFormatoVerDescripción
772613.pdf5.784MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional