- idUS
- Investigación
- Ciencias
- Instituto de Microelectrónica de Sevilla (IMSE-CNM)
- Artículos (Instituto de Microelectrónica de Sevilla (IMSE-CNM))
- Listar Artículos (Instituto de Microelectrónica de Sevilla (IMSE-CNM)) por autor
Listar Artículos (Instituto de Microelectrónica de Sevilla (IMSE-CNM)) por autor "Avedillo de Juan, María José"
Mostrando ítems 1-19 de 19
-
Artículo
A CMOS-compatible oscillation-based VO2 Ising machine solver
Maher, Olivier; Jiménez, Manuel; Delacour, Corentin; Harnack, Nele; Núñez Martínez, Juan; Avedillo de Juan, María José; Linares Barranco, Bernabé; Todri Sanial, Aida; Indiveri, Giacomo; Karg, Siegfried (Springer Nature, 2024-04-18)Phase-encoded oscillating neural networks offer compelling advantages over metal-oxide-semiconductor-based technology for ...
-
Artículo
A practical floating-gate Muller-C element using vMOS threshold gates
Rodríguez Villegas, Esther; Huertas Sánchez, Gloria; Avedillo de Juan, María José; Quintana Toledo, José María; Rueda Rueda, Adoración (Institute of Electrical and Electronics Engineers, 2001)This paper presents the rationale for vMOS-based realizations of digital circuits when logic design techniques based on ...
-
Artículo
Comparative Analysis of Projected Tunnel and CMOS Transistors for Different Logic Application Areas
Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2016)In this paper, five projected tunnel FET (TFET) technologies are evaluated and compared with MOSFET and FinFET transistors ...
-
Artículo
Comparison of TFETs and CMOS using optimal design points for power-speed trade-offs
Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2017)Tunnel transistors are one of the most attractive steep subthreshold slope devices currently being investigated as a means ...
-
Artículo
Domino inspired MOBILE networks
Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2012)MOBILE networks can be operated in a gate-level pipelined fashion allowing high through-output. If MOBILE gates are directly ...
-
Artículo
Efficient realisation of MOS-NDR threshold logic gates
Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Wiley Open Access, 2009-11-05)A novel realisation of inverted majority gates based on a programmable MOS-NDR device is presented. A comparison, in terms ...
-
Artículo
Efficient realization of a threshold voter for self-purging redundancy
Quintana Toledo, José María; Avedillo de Juan, María José; Huertas Díaz, José Luis (Springer, 2001)The self-purging technique is not commonly used mainly due to the lack of practical implementations of its key component, ...
-
Artículo
Efficient state reduction methods for PLA-based sequential circuits
Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Díaz, José Luis (Institute of Electrical and Electronics Engineers, 1992)Experiences with heuristics for the state reduction of finite-state machines are presented and two new heuristic algorithms ...
-
Artículo
Experimental Validation of a Two-Phase Clock Scheme for Fine-Grained Pipelined Circuits Based on Monostable to Bistable Logic Elements
Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2014)Abstract: Research on fine-grained pipelines can be a way to obtain high-performance applications. Monostable to bistable ...
-
Artículo
Hardware Implementation of Differential Oscillatory Neural Networks Using VO 2-Based Oscillators and Memristor-Bridge Circuits
Shamsi, Jafar; Avedillo de Juan, María José; Linares Barranco, Bernabé; Serrano Gotarredona, María Teresa (Frontiers Media, 2021)Oscillatory Neural Networks (ONNs) are currently arousing interest in the research community for their potential to implement ...
-
Artículo
Improving speed of tunnel FETs logic circuits
Avedillo de Juan, María José; Núñez Martínez, Juan (Institute of Electrical and Electronics Engineers, 2015)Tunnel transistors are one of the most attractive steep subthreshold slope devices which are being investigating to overcome ...
-
Artículo
Insights Into the Operation of Hyper-FET-Based Circuits
Avedillo de Juan, María José; Núñez Martínez, Juan (Institute of Electrical and Electronics Engineers, 2017)Devices combining transistors and phase transition materials are being investigated to obtain steep switching and a boost ...
-
Artículo
nu MOS-based sorter for arithmetic applications
Rodríguez Villegas, Esther; Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Sánchez, Gloria; Rueda Rueda, Adoración (Hindawi Publishing Corporation, 2000)The capabilities of the conceptual link between threshold gates and sorting networks are explored by implementing some ...
-
Artículo
Operation limits for RTD-based MOBILE circuits
Quintana Toledo, José María; Avedillo de Juan, María José; Núñez Martínez, Juan; Pettenghi Roldán, Héctor (IEEE, 2009-02)Resonant-tunneling-diode (RTD)-based monostable-bistable logic element (MOBILE) circuits operate properly in a certain ...
-
Artículo
Reducing the Impact of Reverse Currents in Tunnel FET Rectifiers for Energy Harvesting Applications
Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2017)RF to DC passive rectifiers can benefit from the superior performance at low voltage of tunnel transistors. They have shown ...
-
Artículo
RTD-CMOS pipelined networks for reduced power consumption
Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2011)The incorporation of resonant tunneling diodes (RTDs) into III/V transistor technologies has shown an improved circuit ...
-
Artículo
Sorting networks implemented as νMOS circuits
Rodríguez Villegas, Esther; Quintana Toledo, José María; Avedillo de Juan, María José; Rueda Rueda, Adoración (Institute of Electrical and Electronics Engineers, 1998)A new realisation for n-input sorters is presented. Resorting to the neuron-MOS (νMOS) concept and to an adequate electrical scheme, a compact and efficient implementation is obtained.
-
Artículo
State merging and state splitting via state assignment: a new FSM synthesis algorithm
Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Díaz, José Luis (Institute of Electrical and Electronics Engineers, 1994)The authors describe a state assignment algorithm for FSMs which produces an assignment of non-necessarily distinct, and ...
-
Artículo
Two-phase RTD-CMOS pipelined circuits
Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2012)MOnostable-BIstable Logic Element (MOBILE) networks can be operated in a gate-level pipelined fashion (nanopipeline) ...