dc.creator | Linares Barranco, Bernabé | es |
dc.creator | Sánchez Sinencio, Edgar | es |
dc.creator | Rodríguez Vázquez, Ángel Benito | es |
dc.creator | Huertas Díaz, José Luis | es |
dc.date.accessioned | 2020-03-13T15:02:02Z | |
dc.date.available | 2020-03-13T15:02:02Z | |
dc.date.issued | 1992 | |
dc.identifier.citation | Linares Barranco, B., Sánchez Sinencio, E., Rodríguez Vázquez, Á.B. y Huertas Díaz, J.L. (1992). Modular analog continuous-time VLSI neural networks with on chip hebbian learning and analog storage. En IEEE International Symposium on Circuits and Systems (1533-1536), San Diego, USA: Institute of Electrical and Electronics Engineers. | |
dc.identifier.isbn | 0-7803-0593-0 | es |
dc.identifier.issn | 0271-4310 | es |
dc.identifier.uri | https://hdl.handle.net/11441/94158 | |
dc.description.abstract | A modular analog circuit design approach for hardware implementations of neural networks is presented. This approach is based on the use of small transconductance multipliers as the main component, and is therefore called the T-mode (Transconductance-mode) approach. This circuit design technique will be used to design a set of modular chips, which will be assembled to build either BAM networks, Hopfield networks, Winner-Take-All networks, or simplified ART1 networks. The approach will be extended afterwards in order to include a hebbian learning rule into each synapse. As an example, a learning BAM network system will be shown. The experimental results given were obtained from 2|im CMOS double-metal doublepolysilicon (MOSIS) prototypes. | es |
dc.format | application/pdf | es |
dc.format.extent | 4 p. | es |
dc.language.iso | eng | es |
dc.publisher | Institute of Electrical and Electronics Engineers | es |
dc.relation.ispartof | IEEE International Symposium on Circuits and Systems (1992), p 1533-1536 | |
dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 Internacional | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | * |
dc.title | Modular analog continuous-time VLSI neural networks with on chip hebbian learning and analog storage | es |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dcterms.identifier | https://ror.org/03yxnpp24 | |
dc.type.version | info:eu-repo/semantics/acceptedVersion | es |
dc.rights.accessRights | info:eu-repo/semantics/openAccess | es |
dc.contributor.affiliation | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo | es |
dc.relation.publisherversion | https://doi.org/10.1109/ISCAS.1992.230207 | es |
dc.identifier.doi | 10.1109/ISCAS.1992.230207 | es |
dc.publication.initialPage | 1533 | es |
dc.publication.endPage | 1536 | es |
dc.eventtitle | IEEE International Symposium on Circuits and Systems | es |
dc.eventinstitution | San Diego, USA | es |
dc.identifier.sisius | 20392289 | es |