Mostrar el registro sencillo del ítem

Ponencia

dc.creatorEspejo Meana, Servando Carloses
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.creatorDomínguez Castro, Rafaeles
dc.creatorLinares Barranco, Bernabées
dc.creatorHuertas Díaz, José Luises
dc.date.accessioned2020-03-11T16:42:55Z
dc.date.available2020-03-11T16:42:55Z
dc.date.issued1993
dc.identifier.citationEspejo Meana, S.C., Rodríguez Vázquez, Á.B., Domínguez Castro, R., Linares Barranco, B. y Huertas Díaz, J.L. (1993). A Model for VLSI implementation of CNN image processing chips using current-mode techniques. En IEEE International Symposium on Circuits and Systems (970-973), Chicago, USA: Institute of Electrical and Electronics Engineers.
dc.identifier.isbn0-7803-1281-3es
dc.identifier.issn0271-4310es
dc.identifier.urihttps://hdl.handle.net/11441/94121
dc.description.abstractA new Cellular Neural Network model is proposed which allows simpler and faster VLSI implementation than previous models. Current-mode building blocks are presented for the design of CMOS image preprocessing chips (feature extraction, noise filtering , compound component detection, etc.) using the cellular neural network paradigm. Area evaluation for the new model shows a reduction off about 50% as compared to the use of current-mode techniques with conventional models. Experimental measurements of CMOS prototypes designed in a 1.6 μm n-well double-metal single-poly technology are reported.es
dc.formatapplication/pdfes
dc.format.extent4 p.es
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE International Symposium on Circuits and Systems (1993), p 970-973
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleA Model for VLSI implementation of CNN image processing chips using current-mode techniqueses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.publisherversionhttps://doi.org/10.1109/ISCAS.1993.393885es
dc.identifier.doi10.1109/ISCAS.1993.393885es
dc.publication.initialPage970es
dc.publication.endPage973es
dc.eventtitleIEEE International Symposium on Circuits and Systemses
dc.eventinstitutionChicago, USAes

FicherosTamañoFormatoVerDescripción
A Model for VLSI Implementation.pdf352.7KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional