Mostrar el registro sencillo del ítem

Ponencia

dc.creatorCarmona Galán, Ricardoes
dc.creatorEspejo Meana, Servando Carloses
dc.creatorDomínguez Castro, Rafaeles
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.creatorRoska, Tamáses
dc.creatorKozek, Tibores
dc.creatorChua, Leon O.es
dc.date.accessioned2020-02-25T14:19:08Z
dc.date.available2020-02-25T14:19:08Z
dc.date.issued1998
dc.identifier.citationCarmona Galán, R., Espejo Meana, S.C., Domínguez Castro, R., Rodríguez Vázquez, Á.B., Roska, T., Kozek, T. y Chua, L.O. (1998). A 0.5 /spl mu/m CMOS CNN analog random access memory chip for massive image processing. En 5th IEEE International Workshop on Cellular Neural Networks and Their Applications (271-276), Londres, Reino Unido: Institute of Electrical and Electronics Engineers.
dc.identifier.isbn0-7803-4867-2es
dc.identifier.urihttps://hdl.handle.net/11441/93602
dc.description.abstractAn analog RAM has been designed to act as a cache memory for a CNN Universal Machine. Hence, all the non-standard chips are available for the CNN Chipset architecture. Time-multiplexed analog routines in the CNN processor require fast and efficient short-time signal storage in an analog buffer. This can be achieved by an extended sample and hold scheme able to address every sample to specific memory locations. Several arrays of capacitors are multiplexed sharing controlling circuitry and I/O buses. The design has the following key parameters: 637 analog memory cells/mm/sup 2/ with 0.4% accuracy, 100 ns access time and 170 ms storage time (within 1% error).es
dc.description.sponsorshipJSEP FDF49620-97-1-0220-03/98es
dc.description.sponsorshipOffice of Naval Research (USA) N00014-98-1- 0052es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartof5th IEEE International Workshop on Cellular Neural Networks and Their Applications (1998), p 271-276
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleA 0.5 /spl mu/m CMOS CNN analog random access memory chip for massive image processinges
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDFDF49620-97-1-0220-03/98es
dc.relation.projectIDN00014-98-1- 0052es
dc.relation.publisherversionhttps://doi.org/10.1109/CNNA.1998.685386es
dc.identifier.doi10.1109/CNNA.1998.685386es
idus.format.extent6 p.es
dc.publication.initialPage271es
dc.publication.endPage276es
dc.eventtitle5th IEEE International Workshop on Cellular Neural Networks and Their Applicationses
dc.eventinstitutionLondres, Reino Unidoes
dc.identifier.sisius5596405es

FicherosTamañoFormatoVerDescripción
A 0.5pm CMOS CNN Analog Random.pdf750.9KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional