Mostrar el registro sencillo del ítem

Ponencia

dc.creatorDomínguez Castro, Rafaeles
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.creatorEspejo Meana, Servando Carloses
dc.creatorCarmona Galán, Ricardoes
dc.date.accessioned2020-02-24T15:31:43Z
dc.date.available2020-02-24T15:31:43Z
dc.date.issued1998
dc.identifier.citationDomínguez Castro, R., Rodríguez Vázquez, Á.B., Espejo Meana, S.C. y Carmona Galán, R. (1998). Four-quadrant one-transistor-synapse for high-density CNN implementations. En 5th IEEE International Workshop on Cellular Neural Networks and Their Applications (243-248), Londres, Reino Unido: Institute of Electrical and Electronics Engineers.
dc.identifier.isbn0-7803-4867-2es
dc.identifier.urihttps://hdl.handle.net/11441/93563
dc.description.abstractPresents a linear four-quadrants, electrically-programmable, one-transistor synapse strategy applicable to the implementation of general massively-parallel analog processors in CMOS technology. It is specially suited for translationally-invariant processing arrays with local connectivity, and results in a significant reduction in area occupation and power dissipation of the basic processing units. This allows higher integration densities and therefore, permits the integration of larger arrays on a single chip.es
dc.description.sponsorshipComisión Interministerial de Ciencia y Tecnología TIC96-1392-C02-02es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartof5th IEEE International Workshop on Cellular Neural Networks and Their Applications (1998), p 243-248
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleFour-quadrant one-transistor-synapse for high-density CNN implementationses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTIC96-1392-C02-02es
dc.relation.publisherversionhttps://doi.org/10.1109/CNNA.1998.685377es
dc.identifier.doi10.1109/CNNA.1998.685377es
idus.format.extent6 p.es
dc.publication.initialPage243es
dc.publication.endPage248es
dc.eventtitle5th IEEE International Workshop on Cellular Neural Networks and Their Applicationses
dc.eventinstitutionLondres, Reino Unidoes
dc.identifier.sisius5402383es

FicherosTamañoFormatoVerDescripción
Four-Quadrant One-Transistor-S ...517.2KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional