Mostrar el registro sencillo del ítem

Ponencia

dc.creatorCastro López, Rafaeles
dc.creatorFernández Fernández, Francisco Vidales
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.date.accessioned2020-01-24T14:42:05Z
dc.date.available2020-01-24T14:42:05Z
dc.date.issued2005
dc.identifier.citationCastro López, R., Fernández Fernández, F.V. y Rodríguez Vázquez, Á.B. (2005). Geometrically-constrained, parasitic-aware synthesis of analog ICs. En VLSI Circuits and Systems II (673-684), Sevilla, España: The International Society for Optical Engineering - SPIE.
dc.identifier.issn0277-786Xes
dc.identifier.urihttps://hdl.handle.net/11441/92294
dc.description.abstractIn order to speed up the design process of analog ICs, iterations between different design stages should be avoided as much as possible. More specifically, spins between electrical and physical synthesis should be reduced for this is a very time-consuming task: if circuit performance including layout-induced degradations proves unacceptable, a re-design cycle must be entered, and electrical, physical, or both synthesis processes, would have to be repeated. It is also worth noting that if geometric optimization (e.g., area minimization) is undertaken after electrical synthesis, it may add up as another source of unexpected degradation of the circuit performance due to the impact of the geometric variables (e.g., transistor folds) on the device and the routing parasitic values. This awkward scenario is caused by the complete separation of said electrical and physical synthesis, a design practice commonly followed so far. Parasitic-aware synthesis, consisting in including parasitic estimates to the circuit netlist directly during electrical synthesis, has been proposed as solution. While most of the reported contributions either tackle parasitic-aware synthesis without paying special attention to geometric optimization or approach both issues only partially, this paper addresses the problem in a unified way. In what has been called layout-aware electrical synthesis, a simulation-based optimization algorithm explores the design space with geometric variables constrained to meet certain user-defined goals, which provides reliable estimates of layout-induced parasitics at each iteration, and, thereby, accurate evaluation of the circuit ultimate performance. This technique, demonstrated here through several design examples, requires knowing layout details beforehand; to facilitate this, procedural layout generation is used as physical synthesis approach due to its rapidness and ability to capture analog layout know-how.es
dc.description.sponsorshipMinisterio de Educación y Ciencia TEC2004-01752es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherThe International Society for Optical Engineering - SPIEes
dc.relation.ispartofVLSI Circuits and Systems II (2005), p 673-684
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectAnalog CADes
dc.subjectFloorplan Sizinges
dc.subjectLayout Parasiticses
dc.subjectLayout Templateses
dc.subjectLayout-Aware Synthesises
dc.titleGeometrically-constrained, parasitic-aware synthesis of analog ICses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2004-01752es
dc.relation.publisherversionhttp://dx.doi.org/10.1117/12.607933es
dc.identifier.doi10.1117/12.607933es
idus.format.extent12 p.es
dc.publication.initialPage673es
dc.publication.endPage684es
dc.eventtitleVLSI Circuits and Systems IIes
dc.eventinstitutionSevilla, Españaes
dc.identifier.sisius5515982es

FicherosTamañoFormatoVerDescripción
Geometrically-Constrained.pdf654.4KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional