Mostrar el registro sencillo del ítem

Ponencia

dc.creatorZamarreño Ramos, Carloses
dc.creatorSerrano Gotarredona, María Teresaes
dc.creatorLinares Barranco, Bernabées
dc.date.accessioned2018-08-03T11:24:40Z
dc.date.available2018-08-03T11:24:40Z
dc.date.issued2009
dc.identifier.citationZamarreño Ramos, C., Serrano Gotarredona, M.T. y Linares Barranco, B. (2009). Low power LVDS transceiver for AER links with burst mode operation capability. En XXIV Conference on Design of Circuits and Integrated Systems, Zaragoza.
dc.identifier.urihttps://hdl.handle.net/11441/77820
dc.description.abstractThis paper presents the design and simulation of an LVDS transceiver intended to be used in serial AER links. Traditional implementations of LVDS serial interfaces require a continuous data flow between the transmitter and the receiver to keep the synchronization. However, the serial AER-LVDS interface proposed in [2] operates in a burst mode, having long times of silence without data transmission. This can be used to reduce the power consumption by switching off the LVDS circuitry during the pauses. Moreover, a fast recovery time after pauses must be achieved to not slow down the interface operation. The transceiver was designed in a 90 nm technology. Extensive simulations have been performed demonstrating a 1 Gbps data rate operation for all corners in post-layout simulations. Driver and receiver take up an area of 100x215 m2 and 100x140 m2 respectively.es
dc.description.sponsorshipUnión Europea 216777 (NABAB)es
dc.description.sponsorshipMinisterio de Ciencia y Tecnología TEC2006-11730-C03-01 (SAMANTA II)es
dc.description.sponsorshipJunta de Andalucía P06-TIC-01417es
dc.formatapplication/pdfes
dc.language.isoenges
dc.relation.ispartofXXIV Conference on Design of Circuits and Integrated Systems (2009), p 1-6
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleLow power LVDS transceiver for AER links with burst mode operation capabilityes
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Arquitectura y Tecnología de Computadoreses
dc.relation.projectID216777 (NABAB)es
dc.relation.projectIDEC2006-11730-C03-01 (SAMANTA II)es
dc.relation.projectIDP06-TIC-01417es
dc.relation.publisherversionhttp://dcis2009.unizar.es/es
idus.format.extent6 p.es
dc.publication.initialPage1es
dc.publication.endPage6es
dc.eventtitleXXIV Conference on Design of Circuits and Integrated Systemses
dc.eventinstitutionZaragozaes

FicherosTamañoFormatoVerDescripción
Low power LVDS.pdf625.3KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional