Article
Multi-bit cascade ΣΔ modulator for high-speed A/D conversion with reduced sensitivity to DAC errors
Author/s | Medeiro Hidalgo, Fernando
Pérez Verdú, Belén Rosa Utrera, José Manuel de la ![]() ![]() ![]() ![]() ![]() ![]() ![]() Rodríguez Vázquez, Ángel Benito ![]() ![]() ![]() ![]() ![]() ![]() ![]() |
Department | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo |
Date | 1998 |
Published in |
|
Abstract | This paper presents a ΣΔ modulator (ΣΔM) which combines single-bit and multi-bit quantization in a cascade architecture to obtain high resolution with low oversampling ratio. It is less sensitive to the non-linearity of ... This paper presents a ΣΔ modulator (ΣΔM) which combines single-bit and multi-bit quantization in a cascade architecture to obtain high resolution with low oversampling ratio. It is less sensitive to the non-linearity of the DAC than those previously reported, thus enabling the use of very simple analog circuitry with neither calibration nor trimming required. |
Funding agencies | Comisión Interministerial de Ciencia y Tecnología (CICYT). España |
Project ID. | TIC97-0580
![]() |
Citation | Medeiro Hidalgo, F., Pérez Verdú, B., Rosa Utrera, J.M.d.l. y Rodríguez Vázquez, Á.B. (1998). Multi-bit cascade ΣΔ modulator for high-speed A/D conversion with reduced sensitivity to DAC errors. Electronics Letters, 34 (5), 422-424. |
Files | Size | Format | View | Description |
---|---|---|---|---|
Multi-bit Cascade ΣΔ Modulator.pdf | 1.126Mb | ![]() | View/ | |