Mostrar el registro sencillo del ítem

Artículo

dc.creatorBos, Lynnes
dc.creatorVandersteen, Gerdes
dc.creatorRombouts, Pieteres
dc.creatorGeis, Arndes
dc.creatorMorgado García de la Polavieja, Alonsoes
dc.date.accessioned2018-07-06T13:35:12Z
dc.date.available2018-07-06T13:35:12Z
dc.date.issued2010
dc.identifier.citationBos, L., Vandersteen, G., Rombouts, P., Geis, A. y Morgado García de la Polavieja, A. (2010). Multirate cascaded discrete-time low-pass ΔΣ modulator for GSM/Bluetooth/UMTS. IEEE Journal of Solid-State Circuits, 45 (6), 1198-1208.
dc.identifier.issn0018-9200es
dc.identifier.urihttps://hdl.handle.net/11441/76976
dc.description.abstractThis paper shows that multirate processing in a cascaded discrete-time ΔΣ modulator allows to reduce the power consumption by up to 35%. Multirate processing is possible in a discrete-time ΔΣ modulator by its adaptibility with the sampling frequency. The power reduction can be achieved by relaxing the sampling speed of the first stage and increasing it appropriately in the second stage. Furthermore, a cascaded ΔΣ modulator enables the power efficient implementation of multiple communication standards.@The advantages of multirate cascaded ΔΣ modulators are demonstrated by comparing the performance of single-rate and multirate implementations using behavioral-level and circuit-level simulations. This analysis has been further validated with the design of a multirate cascaded triple-mode discrete-time ΔΣ modulator. A 2-1 multirate low-pass cascade, with a sampling frequency of 80 MHz in the first stage and 320 MHz in the second stage, meets the requirements for UMTS. The first stage alone is suitable for digitizing Bluetooth and GSM with a sampling frequency of 90 and 50 MHz respectively. This multimode ΔΣ modulator is implemented in a 1.2 V 90 nm CMOS technology with a core area of 0.076 mm2. Measurement results show a dynamic range of 66/77/85 dB for UMTS/ Bluetooth/GSM with a power consumption of 6.8/3.7/3.4 mW. This results in an energy per conversion step of 1.2/0.74/2.86 pJ.es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE Journal of Solid-State Circuits, 45 (6), 1198-1208.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectCascadees
dc.subjectCMOSes
dc.subjectDelta sigma modulationes
dc.subjectMultimodees
dc.subjectMultiratees
dc.subjectSigma delta modulationes
dc.titleMultirate cascaded discrete-time low-pass ΔΣ modulator for GSM/Bluetooth/UMTSes
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.relation.publisherversionhttp://dx.doi.org/10.1109/JSSC.2010.2046240es
dc.identifier.doi10.1109/JSSC.2010.2046240es
idus.format.extent11 p.es
dc.journaltitleIEEE Journal of Solid-State Circuitses
dc.publication.volumen45es
dc.publication.issue6es
dc.publication.initialPage1198es
dc.publication.endPage1208es

FicherosTamañoFormatoVerDescripción
Multirate Cascaded Discrete.pdf1.390MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional