Por motivos de mantenimiento se ha deshabilitado el inicio de sesión temporalmente. Rogamos disculpen las molestias.
Artículo
CMOS-3D smart imager architectures for feature detection
Autor/es | Suárez Cambre, Manuel
Brea Sánchez, Víctor Manuel Fernández Berni, Jorge Carmona Galán, Ricardo Liñán Cembrano, Gustavo Rodríguez Vázquez, Ángel Benito |
Departamento | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo |
Fecha de publicación | 2012 |
Fecha de depósito | 2018-07-03 |
Publicado en |
|
Resumen | This paper reports a multi-layered smart image sensor architecture for feature extraction based on detection of interest points. The architecture is conceived for 3-D integrated circuit technologies consisting of two layers ... This paper reports a multi-layered smart image sensor architecture for feature extraction based on detection of interest points. The architecture is conceived for 3-D integrated circuit technologies consisting of two layers (tiers) plus memory. The top tier includes sensing and processing circuitry aimed to perform Gaussian filtering and generate Gaussian pyramids in fully concurrent way. The circuitry in this tier operates in mixed-signal domain. It embeds in-pixel correlated double sampling, a switched-capacitor network for Gaussian pyramid generation, analog memories and a comparator for in-pixel analog-to-digital conversion. This tier can be further split into two for improved resolution; one containing the sensors and another containing a capacitor per sensor plus the mixed-signal processing circuitry. Regarding the bottom tier, it embeds digital circuitry entitled for the calculation of Harris, Hessian, and difference-of-Gaussian detectors. The overall system can hence be configured by the user to detect interest points by using the algorithm out of these three better suited to practical applications. The paper describes the different kind of algorithms featured and the circuitry employed at top and bottom tiers. The Gaussian pyramid is implemented with a switched-capacitor network in less than 50 μs, outperforming more conventional solutions. |
Identificador del proyecto | 10PXIB206037PR
TEC2009-12686 IPT-2011-1625-430000 N000141110312 |
Cita | Suárez Cambre, M., Brea Sánchez, V.M., Fernández Berni, J., Carmona Galán, R., Liñán Cembrano, G. y Rodríguez Vázquez, Á.B. (2012). CMOS-3D smart imager architectures for feature detection. IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 2 (4), 723-736. |
Ficheros | Tamaño | Formato | Ver | Descripción |
---|---|---|---|---|
CMOS-3D Smart Imager.pdf | 1.096Mb | [PDF] | Ver/ | |