Ponencia
A micropower log domain FGMOS filter
Autor/es | Rodríguez Villegas, Esther
Rueda Rueda, Adoración Yúfera García, Alberto |
Departamento | Universidad de Sevilla. Departamento de Tecnología Electrónica Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo |
Fecha de publicación | 2002 |
Fecha de depósito | 2018-06-12 |
Publicado en |
|
ISBN/ISSN | 0-7803-7448-7 |
Resumen | In this paper, a CMOS implementation of a low voltage micropower logarithmic biquad based on floating gate MOS transistors (FGMOS) is presented. The translinear principle applied to the floating gate MOS transistor leads ... In this paper, a CMOS implementation of a low voltage micropower logarithmic biquad based on floating gate MOS transistors (FGMOS) is presented. The translinear principle applied to the floating gate MOS transistor leads to an easy implementation of the state-space equations without using the source terminal in the loop. The voltage supply can be reduced and also there is no need of separate wells. The technique is proven in this low/band pass filter working at 1 V with a maximum power consumption of 2 /spl mu/W. The filter parameters can be adjusted in more than two decades, being the upper frequency around 150 kHz. |
Cita | Rodríguez Villegas, E., Rueda Rueda, A. y Yúfera García, A. (2002). A micropower log domain FGMOS filter. En ISCAS 2002: IEEE International Symposium on Circuits and Systems (III-317-III-320), Phoenix-Scottsdale, AZ, USA: IEEE Computer Society. |
Ficheros | Tamaño | Formato | Ver | Descripción |
---|---|---|---|---|
A micropower log.pdf | 308.1Kb | [PDF] | Ver/ | |