Mostrar el registro sencillo del ítem

Artículo

dc.creatorShahpari, Nes
dc.creatorHabibi, Mes
dc.creatorMalcovati, Pes
dc.creatorRosa Utrera, José Manuel de laes
dc.date.accessioned2024-06-11T11:03:27Z
dc.date.available2024-06-11T11:03:27Z
dc.date.issued2023
dc.identifier.citationShahpari, N., Habibi, M., Malcovati, P. y Rosa Utrera, J.M.d.l. (2023). A 12-Bit Low-Input Capacitance SAR ADC With a Rail-to-Rail Comparator. IEEE Access, 11, 67113-67125. https://doi.org/10.1109/ACCESS.2023.3287652.
dc.identifier.issn2169-3536es
dc.identifier.urihttps://hdl.handle.net/11441/160326
dc.description.abstractThe input capacitance of the SAR ADC is considered a drawback in many applications. In this paper, a 12-bit low-power SAR ADC with low-input capacitance is proposed. The ADC is based on a separated DAC and sample-and-hold blocks (SB) structure. The SB structure suffers from variation in the input common-mode voltage of the comparator, leading to nonlinear input-referred offset and kickback noise. Here, a closed-loop low-power rail-to-rail offset cancellation technique for the comparator, based on body voltage tuning, is proposed. In order to stabilize the closed loop structure, the open loop gain is controlled by adapting the gain of the preamplifier. Using this structure, the rail-to-rail offset is kept lower than 110 μV and the overall power of the comparator is 1 pJ/Conv. Complementary-clocked dynamic branches are exploited at the input of the comparator to decrease the common-mode dependent kickback noise error to less than 1 LSB. The bootstrapped switch’s controlling signal is also modified to achieve less than 1 LSB error and 18.9% lower power consumption. The proposed ADC is designed in standard 180 nm CMOS technology with a 1.8 V supply voltage and the input capacitance is reduced to 2 pF, which leads to power consumption of 41 nW in the input voltage supply. Electrical simulations including PVT, Monte-Carlo, and post-layout parasitic extraction were conducted to ensure the effectiveness of the approach. The ADC features an ENOB of 11.1-bit and a sampling rate of 1 MHz with a power consumption of 117.9 μW including the input power supply which are competitive with the state-of-the-art, and demonstrate the virtue of the proposed approach.es
dc.formatapplication/pdfes
dc.format.extent13 p.es
dc.language.isoenges
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INCes
dc.relation.ispartofIEEE Access, 11, 67113-67125.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectSuccessive approximation register (SAR)es
dc.subjectTime-domain offset cancellationes
dc.subjectKickback noise reductiones
dc.subjectRail-to-railes
dc.subjectBootstrap switches
dc.titleA 12-Bit Low-Input Capacitance SAR ADC With a Rail-to-Rail Comparatores
dc.typeinfo:eu-repo/semantics/articlees
dc.type.versioninfo:eu-repo/semantics/publishedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.publisherversionhttps://dx.doi.org/10.1109/ACCESS.2023.3287652es
dc.identifier.doi10.1109/ACCESS.2023.3287652es
dc.journaltitleIEEE Accesses
dc.publication.volumen11es
dc.publication.initialPage67113es
dc.publication.endPage67125es

FicherosTamañoFormatoVerDescripción
A 12-Bit_De La Rosa.pdf2.236MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional