Mostrar el registro sencillo del ítem

Artículo

dc.creatorEspejo Meana, Servando Carloses
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.creatorDomínguez Castro, Rafaeles
dc.creatorHuertas Díaz, José Luises
dc.creatorSánchez Sinencio, Edgares
dc.date.accessioned2020-03-20T15:42:08Z
dc.date.available2020-03-20T15:42:08Z
dc.date.issued1994
dc.identifier.citationEspejo Meana, S.C., Rodríguez Vázquez, Á.B., Domínguez Castro, R., Huertas Díaz, J.L. y Sánchez Sinencio, E. (1994). Smart-Pixel Cellular Neural Networks in Analog Current-Mode CMOS Technology. IEEE Journal of Solid-State Circuits, 29 (8), 895-905.
dc.identifier.issn0018-9200es
dc.identifier.issn1558-173Xes
dc.identifier.urihttps://hdl.handle.net/11441/94397
dc.description.abstractThis paper presents a systematic approach to design CMOS chips with concurrent picture acquisition and processing capabilities. These chips consist of regular arrangements of elementary units, called smart pixels. Light detection is made with vertical CMOS-BJT’s connected in a Darlington structure. Pixel smartness is achieved by exploiting the Cellular Neural Network paradigm [1], [2], incorporating at each pixel location an analog computing cell which interacts with those of nearby pixels. We propose a current-mode implementation technique and give measurements from two 16 x 16 prototypes in a single-poly double-metal CMOS n-well 1.6-µm technology. In addition to the sensory and processing circuitry, both chips incorporate light-adaptation circuitry for automatic contrast adjustment. They obtain smart-pixel densities up to 89 units/mm2, with a power consumption down to 105 µW/unit and image processing times below 2 µs.es
dc.formatapplication/pdfes
dc.format.extent11 p.es
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE Journal of Solid-State Circuits, 29 (8), 895-905.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleSmart-Pixel Cellular Neural Networks in Analog Current-Mode CMOS Technologyes
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.publisherversionhttps://doi.org/10.1109/4.297693es
dc.identifier.doi10.1109/4.297693es
dc.journaltitleIEEE Journal of Solid-State Circuitses
dc.publication.volumen29es
dc.publication.issue8es
dc.publication.initialPage895es
dc.publication.endPage905es
dc.identifier.sisius20366542es

FicherosTamañoFormatoVerDescripción
Smart-Pixel Cellular Neural ...995.5KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional