dc.creator | Espejo Meana, Servando Carlos | es |
dc.creator | Rodríguez Vázquez, Ángel Benito | es |
dc.creator | Domínguez Castro, Rafael | es |
dc.creator | Huertas Díaz, José Luis | es |
dc.creator | Sánchez Sinencio, Edgar | es |
dc.date.accessioned | 2020-03-20T15:42:08Z | |
dc.date.available | 2020-03-20T15:42:08Z | |
dc.date.issued | 1994 | |
dc.identifier.citation | Espejo Meana, S.C., Rodríguez Vázquez, Á.B., Domínguez Castro, R., Huertas Díaz, J.L. y Sánchez Sinencio, E. (1994). Smart-Pixel Cellular Neural Networks in Analog Current-Mode CMOS Technology. IEEE Journal of Solid-State Circuits, 29 (8), 895-905. | |
dc.identifier.issn | 0018-9200 | es |
dc.identifier.issn | 1558-173X | es |
dc.identifier.uri | https://hdl.handle.net/11441/94397 | |
dc.description.abstract | This paper presents a systematic approach to design CMOS chips with concurrent picture acquisition and processing capabilities. These chips consist of regular arrangements of elementary units, called smart pixels. Light detection is made with vertical CMOS-BJT’s connected in a Darlington structure. Pixel smartness is achieved by exploiting the Cellular Neural Network paradigm [1], [2], incorporating at each pixel location an analog computing cell which interacts with those of nearby pixels. We propose a current-mode implementation technique and give measurements from two 16 x 16 prototypes in a single-poly double-metal CMOS n-well 1.6-µm technology. In addition to the sensory and processing circuitry, both chips incorporate light-adaptation circuitry for automatic contrast adjustment. They obtain smart-pixel densities up to 89 units/mm2, with a power consumption down to 105 µW/unit and image processing times below 2 µs. | es |
dc.format | application/pdf | es |
dc.format.extent | 11 p. | es |
dc.language.iso | eng | es |
dc.publisher | Institute of Electrical and Electronics Engineers | es |
dc.relation.ispartof | IEEE Journal of Solid-State Circuits, 29 (8), 895-905. | |
dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 Internacional | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | * |
dc.title | Smart-Pixel Cellular Neural Networks in Analog Current-Mode CMOS Technology | es |
dc.type | info:eu-repo/semantics/article | es |
dcterms.identifier | https://ror.org/03yxnpp24 | |
dc.type.version | info:eu-repo/semantics/acceptedVersion | es |
dc.rights.accessRights | info:eu-repo/semantics/openAccess | es |
dc.contributor.affiliation | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo | es |
dc.relation.publisherversion | https://doi.org/10.1109/4.297693 | es |
dc.identifier.doi | 10.1109/4.297693 | es |
dc.journaltitle | IEEE Journal of Solid-State Circuits | es |
dc.publication.volumen | 29 | es |
dc.publication.issue | 8 | es |
dc.publication.initialPage | 895 | es |
dc.publication.endPage | 905 | es |
dc.identifier.sisius | 20366542 | es |