Mostrar el registro sencillo del ítem

Artículo

dc.creatorDelgado Restituto, Manueles
dc.creatorRomaine, James Brianes
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.date.accessioned2019-12-05T15:51:50Z
dc.date.available2019-12-05T15:51:50Z
dc.date.issued2019
dc.identifier.citationDelgado Restituto, M., Romaine, J.B. y Rodríguez Vázquez, Á.B. (2019). Phase Synchronization Operator for On-Chip Brain Functional Connectivity Computation. IEEE Transactions on Biomedical Circuits and Systems, 13 (5), 957-970.
dc.identifier.issn1932-4545es
dc.identifier.issn1940-9990es
dc.identifier.urihttps://hdl.handle.net/11441/90777
dc.description.abstractThis paper presents an integer-based digital processor for the calculation of phase synchronization between two neural signals. It is based on the measurement of time periods between two consecutive minima. The simplicity of the approach allows for the use of elementary digital blocks, such as registers, counters, and adders. The processor, fabricated in a 0.18- μ m CMOS process, only occupies 0.05 mm 2 and consumes 15 nW from a 0.5 V supply voltage at a signal input rate of 1024 S/s. These low-area and low-power features make the proposed processor a valuable computing element in closed-loop neural prosthesis for the treatment of neural disorders, such as epilepsy, or for assessing the patterns of correlated activity in neural assemblies through the evaluation of functional connectivity maps.es
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2016-80923-Pes
dc.description.sponsorshipOffice of Naval Research (USA) N00014-19-1-2156es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE Transactions on Biomedical Circuits and Systems, 13 (5), 957-970.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectFunctional connectivityes
dc.subjectLow power CMOS VLSIes
dc.subjectNeural signal processinges
dc.subjectPhase synchronizationes
dc.subjectSeizure detectiones
dc.titlePhase Synchronization Operator for On-Chip Brain Functional Connectivity Computationes
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2016-80923-Pes
dc.relation.projectIDN00014-19-1-2156es
dc.relation.publisherversionhttps://doi.org/10.1109/TBCAS.2019.2931799es
dc.identifier.doi10.1109/TBCAS.2019.2931799es
idus.format.extent14 p.es
dc.journaltitleIEEE Transactions on Biomedical Circuits and Systemses
dc.publication.volumen13es
dc.publication.issue5es
dc.publication.initialPage957es
dc.publication.endPage970es

FicherosTamañoFormatoVerDescripción
Phase Synchronization Operator.pdf4.421MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional