Mostrar el registro sencillo del ítem

Artículo

dc.creatorFernández Pérez, José Maríaes
dc.creatorSánchez Fernández, Francisco J.es
dc.creatorCarmona Galán, Ricardoes
dc.date.accessioned2018-03-22T16:04:18Z
dc.date.available2018-03-22T16:04:18Z
dc.date.issued2007
dc.identifier.citationFernández Pérez, J.M., Sánchez Fernández, F.J. y Carmona Galán, R. (2007). Performance evaluation and limitations of a vision system on a reconfigurable/programmable chip. Journal of Universal Computer Science, 13 (3), 440-453.
dc.identifier.issn0948-695X (impreso)es
dc.identifier.issn0948-6968 (electrónico)es
dc.identifier.urihttps://hdl.handle.net/11441/71280
dc.description.abstractThis paper presents a survey of the characteristics of a vision system implemented in a reconfigurable/programmable chip (FPGA). System limitations and performance have been evaluated in order to derive specifications and constraints for further vision system synthesis. The system hereby reported has a conventional architecture. It consists in a central microprocessor (CPU) and the necessary peripheral elements for data acquisition, data storage and communications. It has been designed to stand alone, but a link to the programming and debugging tools running in a digital host (PC) is provided. In order to alleviate the computational load of the central microprocessor, we have designed a visual co-processor in charge of the low-level image processing tasks. It operates autonomously, commanded by the CPU, as another system peripheral. The complete system, without the sensor, has been implemented in a single reconfigurable chip as a SOPC. The incorporation of a dedicated visual co-processor, with specific circuitry for low-level image processing acceleration, enhances the system throughput outperforming conventional processing schemes. However, timemultiplexing of the dedicated hardware remains a limiting factor for the achievable peak computing power. We have quantified this effect and sketched possible solutions, like replication of the specific image processing hardware.es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherTechnische Universität Grazes
dc.relation.ispartofJournal of Universal Computer Science, 13 (3), 440-453.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectImage processinges
dc.subjectSystem-on-a-programmable-chip implementationes
dc.subjectAlgorithms implemented in hardware [Integrated Circuits]es
dc.subjectHardware architecture [Computer Graphics]es
dc.titlePerformance evaluation and limitations of a vision system on a reconfigurable/programmable chipes
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/publishedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.relation.publisherversionhttp://dx.doi.org/10.3217/jucs-013-03-0440es
dc.identifier.doi10.3217/jucs-013-03-0440es
idus.format.extent13 P.es
dc.journaltitleJournal of Universal Computer Sciencees
dc.publication.volumen13es
dc.publication.issue3es
dc.publication.initialPage440es
dc.publication.endPage453es

FicherosTamañoFormatoVerDescripción
Performance Evaluation.pdf364.4KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional