Mostrar el registro sencillo del ítem

Ponencia

dc.creatorMora Gutiérrez, José Migueles
dc.creatorJiménez Fernández, Carlos Jesúses
dc.creatorValencia Barrero, Manueles
dc.date.accessioned2017-10-04T09:30:24Z
dc.date.available2017-10-04T09:30:24Z
dc.date.issued2012
dc.identifier.citationMora Gutiérrez, J.M., Jiménez Fernández, C.J. y Valencia Barrero, M. (2012). Low Power Implementation of Trivium Stream Cipher. En PATMOS 2012 : 22nd International Workshop on Power and Timing Modeling, Optimization and Simulation (113-120), Newcastle upon Tyne, UK: Springer.
dc.identifier.isbn978-3-642-36156-2es
dc.identifier.issn0302-9743es
dc.identifier.urihttp://hdl.handle.net/11441/64990
dc.description.abstractThis paper describes a low power hardware implementation of the Trivium stream cipher based on shift register parallelization techniques. The de-sign was simulated with Modelsim, and synthesized with Synopsys in three CMOS technologies with different gate lengths: 180nm, 130nm and 90 nm. The aim of this paper is to evaluate the suitability of this technique and compare the power consumption and the core area of the low power and standard implemen-tations. The results show that the application of the technique reduces power consumption by more than 20% with only a slight penalty in area and operating frequency.es
dc.description.sponsorshipJunta de Andalucía P08-TIC-03674es
dc.description.sponsorshipinfo:eu-repo/grantAgreement/EC/FP5/01867es
dc.description.sponsorshipMinisterio de Ciencia e Innovación TEC2010-16870/MICes
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherSpringeres
dc.relation.ispartofPATMOS 2012 : 22nd International Workshop on Power and Timing Modeling, Optimization and Simulation (2012), p 113-120
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleLow Power Implementation of Trivium Stream Cipheres
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dc.type.versioninfo:eu-repo/semantics/submittedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Tecnología Electrónicaes
dc.relation.projectIDP08-TIC-03674es
dc.relation.projectIDinfo:eu-repo/grantAgreement/EC/FP7/248858es
dc.relation.projectIDTEC2010-16870/MICes
dc.relation.publisherversionhttps://link.springer.com/chapter/10.1007/978-3-642-36157-9_12es
dc.identifier.doi10.1007/978-3-642-36157-9_12es
idus.format.extent9es
dc.publication.initialPage113es
dc.publication.endPage120es
dc.eventtitlePATMOS 2012 : 22nd International Workshop on Power and Timing Modeling, Optimization and Simulationes
dc.eventinstitutionNewcastle upon Tyne, UKes
dc.relation.publicationplaceBerlines

FicherosTamañoFormatoVerDescripción
Low Power Implementation.pdf228.5KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional