Mostrar el registro sencillo del ítem

Ponencia

dc.creatorPotestad Ordóñez, Francisco Eugenioes
dc.creatorJiménez Fernández, Carlos Jesúses
dc.creatorValencia Barrero, Manueles
dc.date.accessioned2017-10-03T10:48:22Z
dc.date.available2017-10-03T10:48:22Z
dc.date.issued2016
dc.identifier.citationPotestad Ordóñez, F.E., Jiménez Fernández, C.J. y Valencia Barrero, M. (2016). Fault Attack on FPGA implementations of Trivium Stream Cipher. En ISCAS 2016 : IEEE International Symposium on Circuits and Systems (562-565), Montreal, QC, Canada: IEEE Computer Society.
dc.identifier.isbn978-1-4799-5341-7es
dc.identifier.issn2379-447Xes
dc.identifier.urihttp://hdl.handle.net/11441/64960
dc.description.abstractThis article presents the development of an experimental system to introduce faults in Trivium stream ciphers implemented on FPGA. The developed system has made possible to analyze the vulnerability of these implementations against fault attacks. The developed system consists of a mechanism that injects small pulses in the clock signal, and elements that analyze if a fault has been introduced, the number of faults introduced and its position in the inner state. The results obtained demonstrate the vulnerability of these implementations against fault attacks. As far as we know, this is the first time that experimental results of fault attack over Trivium are presented.es
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2010-16870es
dc.description.sponsorshipMinisterio de Economía y Competitividad TEC2013-45523- Res
dc.description.sponsorshipMinisterio de Economía y Competitividad CSIC 201550E039)es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherIEEE Computer Societyes
dc.relation.ispartofISCAS 2016 : IEEE International Symposium on Circuits and Systems (2016), p 562-565
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleFault Attack on FPGA implementations of Trivium Stream Cipheres
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dc.type.versioninfo:eu-repo/semantics/submittedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Tecnología Electrónicaes
dc.relation.projectIDinfo:eu-repo/grantAgreement/MINECO/TEC2010-16870es
dc.relation.projectIDinfo:eu-repo/grantAgreement/MINECO/TEC2013-45523-Res
dc.relation.projectIDinfo:eu-repo/grantAgreement/MINECO/201550E039es
dc.relation.publisherversionhttp://ieeexplore.ieee.org/document/7527302/es
dc.identifier.doi10.1109/ISCAS.2016.7527302es
idus.format.extent4 p.es
dc.publication.initialPage562es
dc.publication.endPage565es
dc.eventtitleISCAS 2016 : IEEE International Symposium on Circuits and Systemses
dc.eventinstitutionMontreal, QC, Canadaes
dc.relation.publicationplaceNew York, USAes

FicherosTamañoFormatoVerDescripción
Fault attack.pdf206.9KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional