Mostrar el registro sencillo del ítem

Capítulo de Libro

dc.creatorJuan Chico, Jorgees
dc.creatorBellido Díaz, Manuel Jesúses
dc.creatorRuiz de Clavijo Vázquez, Paulinoes
dc.creatorAcosta Jiménez, Antonio Josées
dc.creatorValencia Barrero, Manueles
dc.date.accessioned2017-01-19T09:17:12Z
dc.date.available2017-01-19T09:17:12Z
dc.date.issued2000
dc.identifier.citationJuan Chico, J., Bellido Díaz, M.J.,...,Valencia Barrero, M. (2000). Degradation Delay Model Extension to CMOS Gates. En Integrated Circuit Design. PATMOS 2000. Lecture Notes in Computer Science, vol 1918 (pp. 149-158). Berlin: Springer.
dc.identifier.isbn978-3-540-41068-3es
dc.identifier.issn0302-9743es
dc.identifier.urihttp://hdl.handle.net/11441/52449
dc.description.abstractThis contribution extends the Degradation Delay Model (DDM), previously developed for CMOS inverters, to simple logic gates. A gate-level approach is followed. At a first stage, all input collisions producing degradation are studied and classified. Then, an exhaustive model is proposed, which defines a set of parameters for each particular collision. This way, a full and accurate description of the degradation effect is obtained (compared to HSPICE) at the cost of storing a rather high number of parameters. To solve that, a simplified model is also proposed maintaining similar accuracy but with a reduced number of parameters and a simplified characterization process. Finally, the complexity of both models is compared.es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherSpringeres
dc.relation.ispartofIntegrated Circuit Design. PATMOS 2000. Lecture Notes in Computer Science, vol 1918es
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleDegradation Delay Model Extension to CMOS Gateses
dc.typeinfo:eu-repo/semantics/bookPartes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Tecnología Electrónicaes
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.publisherversionhttp://link.springer.com/chapter/10.1007%2F3-540-45373-3_15es
dc.identifier.doi10.1007/3-540-45373-3_15es
idus.format.extent10es
dc.publication.initialPage149es
dc.publication.endPage158es
dc.relation.publicationplaceBerlines

FicherosTamañoFormatoVerDescripción
Degradation.pdf354.5KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional