Mostrar el registro sencillo del ítem

Artículo

dc.creatorDíaz Fortuny, Javieres
dc.creatorSaraza Canflanca, Pabloes
dc.creatorRodríguez, Rosanaes
dc.creatorMartín Martínez, Javieres
dc.creatorCastro López, Rafaeles
dc.creatorRoca, Elisendaes
dc.creatorFernández Fernández, Francisco Vidales
dc.creatorNafria, Montserrates
dc.date.accessioned2024-09-10T14:56:35Z
dc.date.available2024-09-10T14:56:35Z
dc.date.issued2021-11
dc.identifier.citationDíaz Fortuny, J., Saraza Canflanca, P., Rodríguez, R., Martín Martínez, J., Castro López, R., Roca, E.,...,Nafria, M. (2021). Statistical threshold voltage shifts caused by BTI and HCI at nominal and accelerated conditions. Solid-State Electronics, 185, 108037. https://doi.org/10.1016/j.sse.2021.108037.
dc.identifier.issn1879-2405es
dc.identifier.issn0038-1101es
dc.identifier.urihttps://hdl.handle.net/11441/162388
dc.description.abstractIn nowadays deeply scaled CMOS technologies, time-zero and time-dependent variability effects have become important concerns for analog and digital circuit design. For instance, transistor parameter shifts caused by Bias Temperature Instability and Hot-Carrier Injection phenomena can lead to progressive deviations of the circuit performance or even to its catastrophic failure. In this scenario, and to understand the effects of these variability sources, an extensive and accurate device characterization under several test conditions has become an unavoidable step towards trustworthy implementing the stochastic reliability models and simulation tools needed to achieve reliable integrated circuits. In this paper, the statistical distributions of threshold voltage shifts in nanometric CMOS transistors will be studied at nominal and accelerated aging conditions. To this end, a versatile transistor array chip and a flexible measurement setup have been used to reduce the required testing time to attainable values.es
dc.description.sponsorshipAgencia Estatal de Investigación TEC2016-75151-C3-R, PID2019-103869RBes
dc.formatapplication/pdfes
dc.format.extent5 p.es
dc.language.isoenges
dc.publisherElsevieres
dc.relation.ispartofSolid-State Electronics, 185, 108037.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectCMOSes
dc.subjectBTIes
dc.subjectHCIes
dc.subjectParameterses
dc.subjectExtractiones
dc.subjectMethodes
dc.subjectRTNes
dc.subjectDefectses
dc.subjectAginges
dc.titleStatistical threshold voltage shifts caused by BTI and HCI at nominal and accelerated conditionses
dc.typeinfo:eu-repo/semantics/articlees
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2016-75151-C3-Res
dc.relation.projectIDPID2019-103869RBes
dc.relation.publisherversionhttps://doi.org/10.1016/j.sse.2021.108037es
dc.identifier.doi10.1016/j.sse.2021.108037es
dc.journaltitleSolid-State Electronicses
dc.publication.volumen185es
dc.publication.initialPage108037es
dc.contributor.funderAgencia Estatal de Investigación. Españaes

FicherosTamañoFormatoVerDescripción
Statistical threshold_C.pdf976.6KbIcon   [PDF] Ver/Abrir   Versión aceptada

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional