Presentation
On-chip Reduced-code Static Linearity Test of Vcm-based Switching SAR ADCs Using an Incremental Analog-to-digital Converter
dc.creator | Feitoza, Renato S. | es |
dc.creator | Barragan, Manuel J. | es |
dc.creator | Ginés Arteaga, Antonio José | es |
dc.creator | Mir, Salvador | es |
dc.date.accessioned | 2023-05-31T14:43:50Z | |
dc.date.available | 2023-05-31T14:43:50Z | |
dc.date.issued | 2020 | |
dc.identifier.citation | Feitoza, R.S., Barragan, M.J., Ginés Arteaga, A.J. y Mir, S. (2020). On-chip Reduced-code Static Linearity Test of Vcm-based Switching SAR ADCs Using an Incremental Analog-to-digital Converter. En European Test Symposium (9131588-), Tallín, Estonia: Institute of Electrical and Electronics Engineers (IEEE). | |
dc.identifier.isbn | 978-172814312-5 | es |
dc.identifier.issn | 1530-1877 | es |
dc.identifier.uri | https://hdl.handle.net/11441/146829 | |
dc.description.abstract | This paper describes a BIST technique for the static linearity test of Vcm-based successive-approximation analog-to-digital converters (SAR ADCs). We discuss the application of reduced-code techniques for the Vcm-based SAR ADC topology and present a practical on-chip implementation based on an embedded incremental ADC. Simulation results are provided for validating the feasibility and performance of the proposed on-chip reduced-code static linearity test. | es |
dc.format | application/pdf | es |
dc.format.extent | 2 p. | es |
dc.language.iso | eng | es |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | es |
dc.relation.ispartof | European Test Symposium (2020), pp. 9131588-.. | |
dc.rights | Atribución 4.0 Internacional | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc/4.0/ | |
dc.title | On-chip Reduced-code Static Linearity Test of Vcm-based Switching SAR ADCs Using an Incremental Analog-to-digital Converter | es |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dcterms.identifier | https://ror.org/03yxnpp24 | |
dc.type.version | info:eu-repo/semantics/acceptedVersion | es |
dc.rights.accessRights | info:eu-repo/semantics/openAccess | es |
dc.contributor.affiliation | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo | es |
dc.relation.publisherversion | http://dx.doi.org/10.1109/ETS48528.2020.9131588 | es |
dc.identifier.doi | 10.1109/ETS48528.2020.9131588 | es |
dc.publication.initialPage | 9131588 | es |
dc.eventtitle | European Test Symposium | es |
dc.eventinstitution | Tallín, Estonia | es |
Files | Size | Format | View | Description |
---|---|---|---|---|
On-chip reduced-code.pdf | 293.3Kb | [PDF] | View/ | |