Mostrar el registro sencillo del ítem

Artículo

dc.creatorTena Sánchez, Ericaes
dc.creatorPotestad Ordóñez, Francisco Eugenioes
dc.creatorJiménez Fernández, Carlos Jesúses
dc.creatorAcosta Jiménez, Antonio Josées
dc.creatorChaves, Ricardoes
dc.date.accessioned2022-03-21T07:21:58Z
dc.date.available2022-03-21T07:21:58Z
dc.date.issued2022-02
dc.identifier.citationTena Sánchez, E., Potestad Ordóñez, F.E., Jiménez Fernández, C.J., Acosta Jiménez, A.J. y Chaves, R. (2022). Gate-Level Hardware Countermeasure Comparison against Power Analysis Attacks. Applied Sciences, 12 (5), 2390-.
dc.identifier.issn2076-3417es
dc.identifier.urihttps://hdl.handle.net/11441/131059
dc.description.abstractThe fast settlement of privacy and secure operations in the Internet of Things (IoT) is appealing in the selection of mechanisms to achieve a higher level of security at minimum cost and with reasonable performances. All these aspects have been widely considered by the scientific community, but more effort is needed to allow the crypto-designer the selection of the best style for a specific application. In recent years, dozens of proposals have been presented to design circuits resistant to power analysis attacks. In this paper, a deep review of the state of the art of gate-level countermeasures against power analysis attacks has been carried out, performing a comparison between hiding approaches (the power consumption is intended to be the same for all the data processed) and the ones considering a masking procedure (the data are masked and behave as random). The most relevant proposals in the literature, 35 for hiding and 6 for masking, have been analyzed, not only by using data provided by proposers, but also those included in other references for comparison. Advantages and drawbacks of the proposals are analyzed, showing quantified data for cost, performance (delay and power), and security when available. One of the main conclusions is that the RSL proposal is the best in masking, while TSPL, HDRL, SDMLp, 3sDDL, TDPL, and SABL are those with the best security performance figures. Nevertheless, a wise combination of hiding and masking as masked_SABL presents promising results.es
dc.description.sponsorshipMCIN/AEI/10.13039/ 501100011033 Grant PID2020-116664RB-I00es
dc.formatapplication/pdfes
dc.format.extent28 p.es
dc.language.isoenges
dc.publisherMDPIes
dc.relation.ispartofApplied Sciences, 12 (5), 2390-.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectHardware countermeasureses
dc.subjectGate leveles
dc.subjectVLSI design of cryptographic circuitses
dc.subjectSide-channel attacks (SCAs)es
dc.subjectInformation securityes
dc.subjectLogic designes
dc.subjectInternet of Things (IoT)es
dc.titleGate-Level Hardware Countermeasure Comparison against Power Analysis Attackses
dc.typeinfo:eu-repo/semantics/articlees
dc.type.versioninfo:eu-repo/semantics/publishedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Tecnología Electrónicaes
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDPID2020-116664RB-I00es
dc.relation.publisherversionhttps://www.mdpi.com/2076-3417/12/5/2390es
dc.identifier.doi10.3390/app12052390es
dc.contributor.groupUniversidad de Sevilla. TIC180: Diseño de Circuitos Integrados Digitales y Mixtoses
dc.journaltitleApplied Scienceses
dc.publication.volumen12es
dc.publication.issue5es
dc.publication.initialPage2390es

FicherosTamañoFormatoVerDescripción
AS_tena-sanchez_2022_gate-level.pdf5.337MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional