Artículo
SW-VHDL Co-Verification Environment Using Open Source Tools
Autor/es | Muñoz-Quijada, María
Sanz, Luis Guzmán-Miranda, Hipólito |
Departamento | Universidad de Sevilla. Departamento de Ingeniería Electrónica |
Fecha de publicación | 2020-12 |
Fecha de depósito | 2022-03-04 |
Publicado en |
|
Resumen | The verification of complex digital designs often involves the use of expensive simulators.
The present paper proposes an approach to verify a specific family of complex hardware/software
systems, whose hardware part, ... The verification of complex digital designs often involves the use of expensive simulators. The present paper proposes an approach to verify a specific family of complex hardware/software systems, whose hardware part, running on an FPGA, communicates with a software counterpart executed on an external processor, such as a user/operator software running on an external PC. The hardware is described in VHDL and the software may be described in any computer language that can be interpreted or compiled into a (Linux) executable file. The presented approach uses open source tools, avoiding expensive license costs and usage restrictions. |
Agencias financiadoras | European Commission (EC) |
Identificador del proyecto | 687220 |
Cita | Muñoz-Quijada, M., Sanz, L. y Guzmán-Miranda, H. (2020). SW-VHDL Co-Verification Environment Using Open Source Tools. Electronics, 9 (12), 2104. |
Ficheros | Tamaño | Formato | Ver | Descripción |
---|---|---|---|---|
SW-VHDL Co-Verification Environment ... | 1.368Mb | [PDF] | Ver/ | |