Article
Power Efficient Simple Technique to Convert a Reset-and-Hold Into a True-Sample-and-Hold Using an Auxiliary Output Stage
Author/s | Rico-Aniles, Héctor Daniel
Ramírez Angulo, Jaime López-Martín, Antonio J. González Carvajal, Ramón Rocha-Pérez, José Miguel Garde, M. Pilar |
Department | Universidad de Sevilla. Departamento de Ingeniería Electrónica |
Publication Date | 2020 |
Deposit Date | 2021-07-29 |
Published in |
|
Abstract | A technique to implement true-sample-and-hold circuits that hold the output for almost the
entire clock cycle without resetting to zero is introduced, alleviating the slew rate requirement on the op-amp.
It is based on ... A technique to implement true-sample-and-hold circuits that hold the output for almost the entire clock cycle without resetting to zero is introduced, alleviating the slew rate requirement on the op-amp. It is based on a Miller op-amp with an auxiliary output stage that increases power dissipation by only 1.3%. The circuit is offset-compensated and has close to rail-to-rail swing. Experimental results of a test chip prototype in 130nm CMOS technology with 0.3mW power dissipation are provided, which validate the proposed technique. |
Project ID. | TEC2016-80396-C2 (AEI/FEDER)
408946 |
Citation | Rico-Aniles, H.D., Ramírez Angulo, J., López-Martín, A.J., González Carvajal, R., Rocha-Pérez, J.M. y Garde, M.P. (2020). Power Efficient Simple Technique to Convert a Reset-and-Hold Into a True-Sample-and-Hold Using an Auxiliary Output Stage. IEEE Access, 8, 66508-66516. |
Files | Size | Format | View | Description |
---|---|---|---|---|
Power Efficient Simple Technique ... | 9.938Mb | [PDF] | View/ | |