Presentation
Behavioral modeling of PWL analog circuits using symbolic analysis
Author/s | Fernández Fernández, Francisco Vidal
Pérez Verdú, Belén Rodríguez Vázquez, Ángel Benito |
Department | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo |
Publication Date | 1998 |
Deposit Date | 2019-10-31 |
Published in |
|
ISBN/ISSN | 0-7803-4455-3 |
Abstract | Behavioral models are used both for top-down design and for bottom-up verification. During top-down design, models are created that reflect the nominal behavior of the different analog functions, as well as the constraints ... Behavioral models are used both for top-down design and for bottom-up verification. During top-down design, models are created that reflect the nominal behavior of the different analog functions, as well as the constraints imposed by the parasitics. In this scenario, the availability of symbolic modeling expressions enable designers to get insight on the circuits, and reduces the computational cost of design space exploration. During bottom-up verification, models are created that capture the topological and constitutive equations of the underlying devices into behavioral descriptions. In this scenario symbolic analysis is useful because it enables to automatically obtain these descriptions in the form of equations. This paper includes an example to illustrate the use of symbolic analysis for top-down design. |
Project ID. | TIC97-0580 |
Citation | Fernández Fernández, F.V., Pérez Verdú, B. y Rodríguez Vázquez, Á.B. (1998). Behavioral modeling of PWL analog circuits using symbolic analysis. En IEEE International Symposium on Circuits and Systems (ISCAS) (VI- 17-VI- 20), Monterrey, USA: Institute of Electrical and Electronics Engineers. |
Files | Size | Format | View | Description |
---|---|---|---|---|
Behavioral Modeling of PVVL ... | 304.2Kb | [PDF] | View/ | |