Mostrar el registro sencillo del ítem

Artículo

dc.creatorRuiz Amaya, Jesúses
dc.creatorDelgado Restituto, Manueles
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.date.accessioned2019-12-11T15:58:24Z
dc.date.available2019-12-11T15:58:24Z
dc.date.issued2011
dc.identifier.citationRuiz Amaya, J., Delgado Restituto, M. y Rodríguez Vázquez, Á.B. (2011). Transistor-Level Synthesis of Pipeline Analog-to-Digital Converters Using a Design-Space Reduction Algorithm. IEEE Transactions on Circuits and Systems I: Regular Papers, 58 (12), 2816-2828.
dc.identifier.issn1549-8328es
dc.identifier.issn1558-0806es
dc.identifier.urihttps://hdl.handle.net/11441/90825
dc.description.abstractA novel transistor-level synthesis procedure for pipeline ADCs is presented. This procedure is able to directly map high-level converter specifications onto transistor sizes and biasing conditions. It is based on the combination of behavioral models for performance evaluation, optimization routines to minimize the power and area consumption of the circuit solution, and an algorithm to efficiently constraint the converter design space. This algorithm precludes the cost of lengthy bottom-up verifications and speeds up the synthesis task. The approach is herein demonstrated via the design of a 0.13 μm CMOS 10 bits@60 MS/s pipeline ADC with energy consumption per conversion of only 0.54 pJ@1 MHz, making it one of the most energy-efficient 10-bit video-rate pipeline ADCs reported to date. The computational cost of this design is of only 25 min of CPU time, and includes the evaluation of 13 different pipeline architectures potentially feasible for the targeted specifications. The optimum design derived from the synthesis procedure has been fine tuned to support PVT variations, laid out together with other auxiliary blocks, and fabricated. The experimental results show a power consumption of 23 mW@1.2 V and an effective resolution of 9.47-bit@1 MHz. Bearing in mind that no specific power reduction strategy has been applied; the mentioned results confirm the reliability of the proposed approach.es
dc.description.sponsorshipMinisterio de Ciencia e Innovación TEC2009-08447es
dc.description.sponsorshipJunta de Andalucía TIC-02818es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE Transactions on Circuits and Systems I: Regular Papers, 58 (12), 2816-2828.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectDesign methodologyes
dc.subjectPipeline data converterses
dc.titleTransistor-Level Synthesis of Pipeline Analog-to-Digital Converters Using a Design-Space Reduction Algorithmes
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2009-08447es
dc.relation.projectIDTIC-02818es
dc.relation.publisherversionhttps://doi.org/10.1109/TCSI.2011.2157746es
dc.identifier.doi10.1109/TCSI.2011.2157746es
idus.format.extent13 p.es
dc.journaltitleIEEE Transactions on Circuits and Systems I: Regular Paperses
dc.publication.volumen58es
dc.publication.issue12es
dc.publication.initialPage2816es
dc.publication.endPage2828es
dc.identifier.sisius20207730es

FicherosTamañoFormatoVerDescripción
Transistor-Level Synthesis.pdf1.214MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional