Mostrar el registro sencillo del ítem

Artículo

dc.creatorRuiz Amaya, Jesúses
dc.creatorDelgado Restituto, Manueles
dc.creatorRodríguez Vázquez, Ángel Benitoes
dc.date.accessioned2019-11-26T18:29:47Z
dc.date.available2019-11-26T18:29:47Z
dc.date.issued2009
dc.identifier.citationRuiz Amaya, J., Delgado Restituto, M. y Rodríguez Vázquez, Á.B. (2009). Accurate Settling-Time Modeling and Design Procedures for Two-Stage Miller-Compensated Amplifiers for Switched-Capacitor Circuits. IEEE Transactions on Circuits and Systems I: Regular Papers, 56 (6), 1077-1087.
dc.identifier.issn1549-8328es
dc.identifier.issn1558-0806es
dc.identifier.urihttps://hdl.handle.net/11441/90548
dc.description.abstractWe present modeling techniques for accurate estimation of settling errors in switched-capacitor (SC) circuits built with Miller-compensated operational transconductance amplifiers (OTAs). One distinctive feature of the proposal is the computation of the impact of signal levels (on both the model parameters and the model structure) as they change during transient evolution. This is achieved by using an event-driven behavioral approach that combines small- and large-signal behavioral descriptions and keeps track of the amplifier state after each clock phase. Also, SC circuits are modeled under closed-loop conditions to guarantee that the results remain close to those obtained by electrical simulation of the actual circuits. Based on these models, which can be regarded as intermediate between the more established small-signal approach and full-fledged simulations, design procedures for dimensioning SC building blocks are presented whose targets are system-level specifications (such as ENOB and SNDR) instead of OTA specifications. The proposed techniques allow to complete top-down model-based designs with 0.3-b accuracy.es
dc.description.sponsorshipMinisterio de Educación y Ciencia TEC2006-03022es
dc.description.sponsorshipJunta de Andalucía TIC-02818es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE Transactions on Circuits and Systems I: Regular Papers, 56 (6), 1077-1087.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectAnalog circuit designes
dc.subjectData converterses
dc.subjectDesign methodologyes
dc.subjectOperational amplifierses
dc.subjectSwitched-capacitor (SC) circuitses
dc.titleAccurate Settling-Time Modeling and Design Procedures for Two-Stage Miller-Compensated Amplifiers for Switched-Capacitor Circuitses
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2006-03022es
dc.relation.projectIDTIC-02818es
dc.relation.publisherversionhttps://doi.org/10.1109/TCSI.2008.2008509es
dc.identifier.doi10.1109/TCSI.2008.2008509es
idus.format.extent11 p.es
dc.journaltitleIEEE Transactions on Circuits and Systems I: Regular Paperses
dc.publication.volumen56es
dc.publication.issue6es
dc.publication.initialPage1077es
dc.publication.endPage1087es
dc.identifier.sisius6627576es

FicherosTamañoFormatoVerDescripción
Accurate Settling-Time Modeling.pdf1.340MbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional