dc.creator | Ruiz Amaya, Jesús | es |
dc.creator | Delgado Restituto, Manuel | es |
dc.creator | Rodríguez Vázquez, Ángel Benito | es |
dc.date.accessioned | 2019-10-25T13:07:48Z | |
dc.date.available | 2019-10-25T13:07:48Z | |
dc.date.issued | 2008 | |
dc.identifier.citation | Ruiz Amaya, J., Delgado Restituto, M. y Rodríguez Vázquez, Á.B. (2008). Electrical-level synthesis of pipeline ADCs. En IEEE Asia Pacific Conference on Circuits and Systems (1628-1631), Macao, China: Institute of Electrical and Electronics Engineers. | |
dc.identifier.isbn | 978-1-4244-2341-5 | es |
dc.identifier.uri | https://hdl.handle.net/11441/89922 | |
dc.description.abstract | This paper presents a design tool for the synthesis of pipeline ADCs which is able to optimally map high-level converter specifications, such as the required effective resolution, onto electrical-level parameters, i.e., transistor sizes and biasing conditions. It is based on the combination of a behavioural simulator for performance evaluation, accurate models of the converter components, and an optimization algorithm to minimize the power and area consumption of the circuit solution. The design procedure is herein demonstrated with the complete design of a 0.13 mum CMOS 10 bits@60MS/s pipeline ADC, which only consumes 11.3 mW from a 1.2 V supply voltage. A close agreement between behavioural- and electrical-level simulations is obtained with only 0.2 bit deviation on the measured ENOB. | es |
dc.description.sponsorship | Ministerio de Educación y Ciencia TEC2006-03022 | es |
dc.description.sponsorship | Junta de Andalucía TIC-02818 | es |
dc.format | application/pdf | es |
dc.language.iso | eng | es |
dc.publisher | Institute of Electrical and Electronics Engineers | es |
dc.relation.ispartof | IEEE Asia Pacific Conference on Circuits and Systems (2008), p 1628-1631 | |
dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 Internacional | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | * |
dc.title | Electrical-level synthesis of pipeline ADCs | es |
dc.type | info:eu-repo/semantics/conferenceObject | es |
dcterms.identifier | https://ror.org/03yxnpp24 | |
dc.type.version | info:eu-repo/semantics/acceptedVersion | es |
dc.rights.accessRights | info:eu-repo/semantics/openAccess | es |
dc.contributor.affiliation | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo | es |
dc.relation.projectID | TEC2006-03022 | es |
dc.relation.projectID | TIC-02818 | es |
dc.relation.publisherversion | https://doi.org/10.1109/APCCAS.2008.4746348 | es |
dc.identifier.doi | 10.1109/APCCAS.2008.4746348 | es |
idus.format.extent | 4 p. | es |
dc.publication.initialPage | 1628 | es |
dc.publication.endPage | 1631 | es |
dc.eventtitle | IEEE Asia Pacific Conference on Circuits and Systems | es |
dc.eventinstitution | Macao, China | es |
dc.identifier.sisius | 5423304 | es |