Mostrar el registro sencillo del ítem

Artículo

dc.creatorLeñero Bardallo, Juan Antonioes
dc.creatorSerrano Gotarredona, María Teresaes
dc.creatorLinares Barranco, Bernabées
dc.date.accessioned2018-07-23T08:30:06Z
dc.date.available2018-07-23T08:30:06Z
dc.date.issued2008
dc.identifier.citationLeñero Bardallo, J.A., Serrano Gotarredona, M.T. y Linares Barranco, B. (2008). A calibration technique for very low current and compact tunable neuromorphic cells: Application to 5-bit 20nA DACs. IEEE Transactions on Circuits and Systems II: Express Briefs, 55 (6), 522-526.
dc.identifier.issn1549-7747es
dc.identifier.urihttps://hdl.handle.net/11441/77502
dc.description.abstractLow current applications, like neuromorphic circuits, where operating currents can be as low as a few nanoamperes or less, suffer from huge transistor mismatches, resulting in around or less than 1-bit precisions. Recently, a neuromorphic programmable- kernel 2-D convolution chip has been reported where each pixel included two compact calibrated digital-to-analog converters (DACs) of 5-bit resolution, for currents down to picoamperes. Those DACs were based on MOS ladder structures, which although compact require unit transistors ( is the number of calibration bits). Here, we present a new calibration approach not based on ladders, but on individually calibratable current sources made with MOS transistors of digitally adjustable length, which require only -sized transistors. The scheme includes a translinear circuit-based tuning scheme, which allows us to expand the operating range of the calibrated circuits with graceful precision degradation, over four decades of operating currents. Experimental results are provided for 5-bit resolution DACs operating at 20 nA using two different translinear tuning schemes. Maximum measured precision is 5.05 and 7.15 b, respectively, for the two DAC schemes.es
dc.description.sponsorshipGobierno de España TEC2006-11730-C03-01, TEC-417es
dc.description.sponsorshipEuropean Union IST-2001-34124es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.relation.ispartofIEEE Transactions on Circuits and Systems II: Express Briefs, 55 (6), 522-526.
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectAnaloges
dc.subjectCalibrationes
dc.subjectMismatches
dc.subjectSubthresholdes
dc.titleA calibration technique for very low current and compact tunable neuromorphic cells: Application to 5-bit 20nA DACses
dc.typeinfo:eu-repo/semantics/articlees
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/acceptedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Arquitectura y Tecnología de Computadoreses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2006-11730-C03-01es
dc.relation.projectIDTEC-417es
dc.relation.projectIDIST-2001-34124es
dc.relation.publisherversionhttp://dx.doi.org/10.1109/TCSII.2007.916864es
dc.identifier.doi10.1109/TCSII.2007.916864es
idus.format.extent5 p.es
dc.journaltitleIEEE Transactions on Circuits and Systems II: Express Briefses
dc.publication.volumen55es
dc.publication.issue6es
dc.publication.initialPage522es
dc.publication.endPage526es
dc.contributor.funderGobierno de España
dc.contributor.funderEuropean Union (UE)

FicherosTamañoFormatoVerDescripción
A Calibration Technique.pdf661.2KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional