Article
![With access to the full text Opened Access](/themes/idUS/images/acceso/opened_access.png)
A CMOL-Like Memristor-CMOS Neuromorphic Chip-Core Demonstrating Stochastic Binary STDP
Author/s | Camuñas Mesa, Luis Alejandro
Vianello, Elisa Reita, Carlo Serrano Gotarredona, María Teresa ![]() ![]() ![]() ![]() ![]() ![]() ![]() Linares Barranco, Bernabé |
Department | Universidad de Sevilla. Departamento de Electrónica y Electromagnetismo |
Publication Date | 2022-12 |
Deposit Date | 2023-07-31 |
Published in |
|
Awards | Premio Mensual Publicación Científica Destacada de la US. Facultad de Física |
Abstract | The advent of nanoscale memristors raised hopes of being able to build CMOL (CMOS/nanowire/molecular) type ultra-dense in-memory-computing circuit architectures. In CMOL, nanoscale memristors would be fabricated at the ... The advent of nanoscale memristors raised hopes of being able to build CMOL (CMOS/nanowire/molecular) type ultra-dense in-memory-computing circuit architectures. In CMOL, nanoscale memristors would be fabricated at the intersection of nanowires. The CMOL concept can be exploited in neuromorphic hardware by fabricating lower density neurons on CMOS and placing massive analog synaptic connectivity with nanowire and nanoscale-memristor fabric post-fabricated on top. However, technical problems have hindered such developments for presently available reliable commercial monolithic CMOS-memristor technologies. On one hand, each memristor needs a MOS selector transistor in series to guarantee forming and programming operations in large arrays. This results in compound MOS-memristor synapses (called 1T1R) which are no longer synapses at the crossing of nanowires. On the other hand, memristors do not yet constitute highly reliable, stable analog memories for massive analog-weight synapses with gradual learning. Here we demonstrate a pseudo-CMOL monolithic chip core that circumvents the two technical problems mentioned above by: (a) exploiting a CMOL-like geometrical chip layout technique to improve density despite the 1T1R limitation, and (b) exploiting a binary weight stochastic Spike-Timing-Dependent-Plasticity (STDP) learning rule that takes advantage of the more reliable binary memory capability of the memristors used. Experimental results are provided for a spiking neural network (SNN) CMOL-core with 64 input neurons, 64 output neurons and 4096 1T1R synapses, fabricated in 130nm CMOS with 200nm-sized Ti/HfOx/TiN memristors on top. The CMOL-core uses query-driven event read-out, which allows for memristor variability insensitive computations. Experimental system-level demonstrations are provided for plain template matching tasks, as well as regularized stochastic binary STDP feature-extraction learning, obtaining perfect recognition in hardware for a 4-letter recognition experiment. © 2011 IEEE. |
Funding agencies | Horizon 2020 Framework Programme Ministerio de Ciencia e Innovación (MICIN). España European Commission (EC). Fondo Europeo de Desarrollo Regional (FEDER) |
Project ID. | PID2019-105556GB-C31
![]() 687299 ![]() 871371 ![]() |
Citation | Camuñas Mesa, L.A., Vianello, E., Reita, C., Serrano Gotarredona, M.T. y Linares Barranco, B. (2022). A CMOL-Like Memristor-CMOS Neuromorphic Chip-Core Demonstrating Stochastic Binary STDP. IEEE Journal on Emerging and Selected Topics in Circuits and Systems, 12 (4), 898-912. https://doi.org/10.1109/JETCAS.2022.3207514. |
This item appears in the following collection(s)
This document is protected by intellectual and industrial property rights. Without prejudice to existing legal exemptions, its reproduction, distribution, public communication or transformation is prohibited without the authorization of the rights holder, unless otherwise indicated.