## Current-Mode Building Blocks for CMOS-VLSI Design of Chaotic Neural Networks Manuel Delgado-Restituto and Angel Rodríguez-Vázquez Departament of Analog Design Centro Nacional de Microelectronica c/Tarfia sn, 41012-Sevilla, Spain Abstract -- This paper presents two nonlinear CMOS current-mode circuits that implement neuron equations for chaotic neural networks, and another circuit to realize programmable current-mode synapse using CMOS-compatible BJT's. They have been fabricated in a double-metal, single-poly 1.6µm CMOS technology and their measured performance reached the expected function and specifications. The neuron soma circuits use a novel, highly accurate CMOS circuit strategy to realize piecewiselinear characteristics in current-mode domain. Their prototypes obtain reduced area and low voltage power supply (down to 3v) with clock frequency of 500kHz. As regard to the synapse circuit, it obtains large linearity and continuous, linear, weight adjustment by explotation of the exponential-law operation of CMOS-BJT's. The full accordance observed between theory and measurements supports the development of future analog VLSI chaotic neural networks to emulate biological systems and advanced computation. #### I.INTRODUCTION Most artificial neural networks use a simple neuron model where the processing realized by the soma involves a static nonlinear transformation, with either sigmoid or threshold characteristics [1]. However, recent studies on real nerve membranes in neurophysiological experiments have shown that the dynamic behavior of biological neurons is much more complex (including chaotic response) than that exhibited by simple models [2], [3]. Consequently new schemes of artificial neural networks have emerged to more realistically emulate the chaotic responses experimentally observed in biological systems. In particular, some remarkable chaotic neuron models have been reported by Nagumo and Sato [4]; and Aihara, Takabe and Toyoda [5]. Many studies on chaotic neural networks in general, and using the previous models in particular, reveal that such networks serve not only as an experimental vehicle in the study of sensory nerve systems, but also lead to important engineering applications. In this sense, chaotic neural networks have been proposed to solve difficult optimization problems [6], [7]; for dynamical associative pattern classification [8]; and for signal detection and classification in noisy environments [9], and it is predictable that new applications will arise in the near future. In spite of the strong economical interest involving these applications, few up-to-date physical implementations of chaotic neural networks have been proposed. Thus, it is advisable to give circuit realizations of these models. Furthermore, due to the technological trend towards system integration, these circuits must be well-suited for VLSI, and, if possible, compatible with standard low cost CMOS technologies. The purpose of this communication is to report some circuit building blocks for CMOS-VLSI design of chaotic neural networks using analog current-mode techniques. Neuron soma and synapse circuits are proposed and validated using silicon prototypes in a single-poly double-metal 1.6µm CMOS technology. In particular, Nagumo-Sato's and Aihara-Takabe-Toyoda's chaotic neuron models, and a synapse circuit with continuous, linear, programmability which employs CMOS-compatible BJT's. Proposed circuits use innovative current-mode techniques and operate correctly for bias voltage down to 3v. ## II. NEURON MODELS Fig. 1 is a block diagram for an artificial neuron, where we can distinguish a *dendritic/synaptic* structure and a *soma*. The dendritic structure collects input signals (represented by vector I) and signals from other neurons (vector y), so that the input strength is given by, $$A_{i}(n) = \sum_{j=1}^{M} W_{ij} y_{j}(n) + \sum_{j=1}^{N} V_{ij} I_{j}(n) - \theta_{i}$$ (1) Fig. 1. Analog computer concept for the chaotic neuron circuit. The nonlinear block is given by $g(x) = kx - \alpha f(x)$ , according to (1). where the first term computes the influence of the M neurons driving the ith neuron; the second, the excitation from the N external inputs, $I_j$ ; and $\theta_i$ is the threshold of the ith neuron. For convenience, in Fig. 1 and (1) we have assumed that signals are discrete time, with time index represented by n. In a conventional artificial neuron, processing performed at the soma is a simple nonlinear transformation, $$x_i(n+1) = f(x_i(n)) + A_i(n) y_i(n+1) = f(x_i(n+1))$$ , $n = 0, 1, ...$ (2) where $x_i(n+1)$ and $y_i(n+1)$ are the internal state and the output of the *i*th chaotic neuron at the discrete time n+1, respectively; and $f(\bullet)$ is a threshold function. In Nagumo-Sato's model that processing also involves dynamic operators, $$x_i(n+1) = kx_i(n) - \alpha u(x_i(n)) + A_i(n)$$ $$y_i(n+1) = u(x_i(n+1))$$ , $n = 0, 1, ...(3)$ where $\alpha$ and k are the scaling and damping factors of refractoriness (residual effect of a neuron once fired), respectively; and $u(\bullet)$ is a unit-step function. Numerical studies realized with this model show that chaotic responses occur only for a set of parameters with zero measure. To extend the range of parameters for which chaotic behavior can be observed, the *chaotic neural network* reported in [4] constitutes a modification of the Nagumo-Sato's model [5], where instead of following an all-ornone law for the action potential, modelled by an unit step output function $u(\bullet)$ , the neuron shows a continuously graded stimulus-response curve, represented by a non-linear function $f(\bullet)$ The model in [4] is defined by the following finite-difference equations: $$x_i(n+1) = kx_i(n) - \alpha f(x_i(n)) + A_i(n) y_i(n+1) = f(x_i(n+1))$$ , $n = 0, 1, ...(4)$ where $f(\bullet)$ constitutes the neuron output function and can be represented by the piecewise-linear model, $$f(x) = \frac{|x + \varepsilon| - |x - \varepsilon|}{2\varepsilon}$$ (5) where $\epsilon$ is a positive number defining the steepness of the function. ## III. CURRENT MODE IMPLEMENTATIONS Current-mode techniques have been employed to implement (3) and (4), following the conceptual diagram shown in Fig.1. Summation is easily realized exploiting KCL. The delay operation can be realized as a cascade of two track-and-hold switched-current stages, as proposed by Hughes et al. [9]. Fig. 2 shows the schematics for this block. Fig. 2. Current-mode track and hold circuit. Nonlinearities have been achieved using a novel, highly accurate CMOS circuit strategy to realize piecewise-linear (PL) characteristics in current-mode domain. It is based on the rectifying characteristics of the current switch [10], which provide very high resolution and virtually zero current offset, uninfluenced by transistor mismatches (in fact, minimum size transistors were used in both prototypes). Fig. 3 shows the corresponding schematics for both PL functions. Current amplifiers can be implemented by properly ratioed bilateral current mirrors, whose programmability will be adressed in the next section. First, let us consider implementation of the nonlinear block, $g(\bullet)$ , for the Nagumo-Sato model according to the concept of Fig.1, Fig.3(a), which consists of two current Nagumo-Sato Model Fig. 3. Piecewise linear mapping circuits for the neurons. sources (realized in practice by current mirror output branches), four transistors, and two digital inverters, shows a conceptual schematic for the realization of the PL characteristics of Fig.3(b). Transistors M<sub>CSn</sub> and M<sub>CSp</sub> in Fig.3(a) operate as a current-controlled-currentswitch, while transistors M<sub>VSn</sub> and M<sub>VSn</sub> operate as voltage-controlled current switches. Any positive input current increases the input voltage, turning the M<sub>CSp</sub> device ON, and since both devices in the current switch have the same gate voltage, M<sub>CSn</sub> OFF. Simultaneously, the voltage at the second inverter output evolves to the high logic state, turning M<sub>VSn</sub> ON and M<sub>VSn</sub> OFF. Thus, a current $kx(n) - \alpha$ (obtained by KCL at node N<sub>1</sub>) is directed to the output node through the transistor M<sub>VSn</sub> -- the right-hand piece of Fig.3(b) is implemented in this manner. Similarly, negative input currents turn M<sub>CSn</sub> and $M_{VSp}$ ON, so that a current $kx(n) + \alpha$ circulates through M<sub>VSp</sub> to the output node. The output response of the neuron can be taken from the voltage at the output of the inverter IN2 which swings from rail to rail depending on the sign of the input current, thus resembling the required unit step function in voltage mode. Obviously, this binary signal must be combined with analog switches and current sources to properly drive other neurons in the network. Since current discrimination in the proposed circuit relies on the integration function performed at the input node, resolution is very high, uninfluenced by transistor mismatches (measurements from the CMOS prototype display resolution of 12pA's). Operation speed is also very high, limited mainly by nonlinear transients in the transistors that implement the current sources used to drive nodes $N_1$ and $N_2$ . Also, the feedback created by inverter IN<sub>1</sub> yields significant reduction of the dead-zone exhibited by the driving point characteristics measured at the input node, that is proportional to $(V_{Tn} + |V_{Tp}|)/A_{imv}$ where $V_{Tn}$ and $V_{Tp}$ are the threshold voltages for the transistors and $A_{imv}$ is the inverter DC gain. This is an appealing feature that enables reducing the interstage loading errors caused by finite equivalent MOS transistors Early voltages. Fig. 3(c) shows the corresponding schematic to implement the PL characteristic shown in Fig. 3(d) for the Aihara model, . The current switches, together with the current sources, are used to discriminate the input current into three paths depending on whether x(n) is lower than $-\varepsilon$ , greater than $\varepsilon$ , or comprised between both values. In the two first cases, the paths are routed to the same node and amplified by k, while if $x(n) \in [-\varepsilon, \varepsilon]$ the current is amplified by $-\gamma$ , where $\gamma = \alpha/\varepsilon - k$ , according to (1) and (3). In this case, the output of the neuron can be easily taken by replication and scaling the output current of the amplifier with gain $-\gamma$ . # IV. CURRENT MODE SYNAPSE AND DENDRITIC STRUCTURE The synaptic structure in Fig.1 involves the operation of analog-weighted summation. Summation is easily performed in current-mode domain by KCL. Digital programmability can be incorporated by analog multiplexing of current contributions from different mirrors. These mirrors can either implement fixed weights (with application, for instance, in cases where well-defined tasks must be sequentially performed), or be binary-weighted (for more general application). Digital programmability provides ease of controllability and accurate results, at the cost of a strong area penalty. Analog programmability should be considered for reduced area and continuous weight adjustment. A simple way to achieve analog programmability is to use tunable transconductors, like that shown in Fig. 4(a). Fig. 4(b) shows a programmable current mirror using this transconductor. Two different situations arise depending on whether transistors operate in weak or strong inversion. Analysis for both operating conditions shows the following, $$\frac{i_o}{i_{in}}\Big|_{strong} = \sqrt{\frac{\beta_2 I_{B2}}{\beta_1 I_{B1}}} \qquad \frac{i_o}{i_{in}}\Big|_{weak} = \frac{I_{B2}}{I_{B1}}$$ (6) As can be seen, the dependence is linear for weak inversion; hence, this latter case provides larger weight adjustment ranges. It is illustrated in Fig. 5, showing the current weight as a function of $I_{B2}/I_B$ for different values of $I_{B1}/I_B$ , where $I_B$ is a normalization factor of 10nA for weak inversion (Fig. 5(a)) and 50 $\mu$ A for strong inversion (Fig. 5(b)). Also, nonlinearity cancellation is exact in weak inversion due to the exponential nature of current Fig. 4. (a)Tunable transconductor. (b) Programmable current mirror to voltage characteristics, while it is only approximate for strong inversion: nonlinearity in the weak inversion case is less than 1% up to $i_o=I_{B2}$ , while the corresponding value for strong inversion is $i_o=0.13I_{B2}$ . Drawbacks of weak inversion are low accuracy, due to mismatch, and reduced speed. This paper overcomes this drawback using CMOS compatible lateral BJTs, which exhibit exponential feature for larger current ranges, and have excellent matching properties [11]. ### V. EXPERIMENTAL RESULTS Both neurons have been fabricated in a double-metal, single-poly 1.6µm CMOS technology. Fig. 6 shows the corresponding microphotographs. Some extra miscellaneous circuitry has been added to both circuits to enable testing the output current and the ability to either open or close the feedback loop. Dummy switches were also added to reduce the influence of clock feedthrough. All Fig. 5. Weight $(i_{\alpha}l_{i_{B}})$ variation with $I_{B}$ , $J/B_{B}$ for different values of $I_{B1}/I_{B}$ in Fig. 4(b). (a) Transconductors operating in weak inversion, $I_{B} = 10$ nA.(b) Transconductors operating in strong inversion, $I_{B} = 50$ µA. current amplifiers were binary-weighted for the issue of programmability. Bias current $I_Q$ for the delay stages was set to $50\mu A$ . Total area occupation is $0.096 \text{mm}^2$ for the Nagumo-Sato neuron, and $0.225 \text{mm}^2$ for the Aihara neuron. Fig. 7 shows the characteristics measured in open loop for both circuits, using the HP4145 semiconductor analyzer, with a rail-to rail power supply of only 3v. For the Nagumo-Sato neuron (Fig. 7(a)), $\alpha = 20\mu A$ , k = 1, and the input ranges from $-20\mu A$ to $20\mu A$ . For the Aihara neuron (Fig. 7(b)), $\varepsilon = 2\mu A$ , $\gamma = 10$ , k = 1, and the input sweeps from $-10\mu A$ to $10\mu A$ . In both prototypes deviation from linearity is less than 0.2%, and the measured current offset amounts to few pA's. Fig. 8 shows the experimental bifurcation trees for both neurons, where the damping factor k = 0.5 and the neuron excitation A, taken as the bifurcation parameter, varies from $-20\mu A$ to $20\mu A$ . All other parameters were fixed to the values previously cited. Clock frequency was set to 500kHz. Fig. 9 shows the schematics of a tunable transconductor using CMOS-BJTs for a n-well technology. We have fabricated a programmable current mirror using this transconductor in a 1.6µm technology and have obtained continuous weight variation in four decades range with very low current off set (nA's level). All these measurements are in full accordance with the theoretical results. Also, given the reduced area, as well as operating with only 3v power supply, we believe (a) Nagumo-Sato-Model (b) Aihara Model Fig. 6. Microphotographs of the prototypes. (a) Nagumo-Sato Model Fig. 7. Measured open-loop characteristics. both neuron implementations are very appropriate for high density chaotic neural networks on a single chip. ## RERERENCES - G. Matsumoto et al.: "Chaos and Phase Locking in Normal Squid Axons". *Physics Letters A*. Vol. 123 pp. 162-166, Aug. 1987. - [2] C. A. Skarda and W. J. Freeman: "How Brains make chaos in order to make sense of the world". *Brain and Be*havioral Science, Vol. 10, pp. 161-195, 1987. - [3] K. Aihara et al.: "Chaotic Neural Networks". Phys. Lett. A. Vol. 144, pp. 333-340, Mar. 1990. - [4] J. Nagumo and S. Sato: "On a Response Characteristic of a Mathematical Neuron Model". Kybernetics. Vol. 10, pp. 155-164, 1972. - [5] K. Judd and K. Aihara: "Neural Networks and Chaos". Proc. of the 1992 IEEE Int. Symp. on Circuits and Systems, pp. 2765-2768, May 1992. - [6] M. Inoue and A. Nagayoshi: "A Chaos Neuro-Computer". Phys. Lett. A, Vol.158, pp. 373-376, 1991. - [7] M. Adachi et al.: "Nonlinear Associative Dynamics in a Chaotic Neural Network". Proc. of the 2nd Int. Conf. on Fuzzy Logic & Neural Networks, pp. 947-950, Jul. 1992. - [8] D. L. Birx and S. J. Pipenberg: "Chaotic Oscillators and Complex Mapping Feed Forward Networks (CMFFNS) for Signal Detection in Noisy Environments". *Int. Joint Conf. on Neural Networks*, Vol.II, pp. 881-888, Jun. 1992. a) Nagumo-Sato Model - (b) Aihara Model Fig. 8. Bifurcation diagrams. - [9] J. B. Hughes et al.: "Switched Currents Filters". IEE Proceedings, Vol. 137, Pt. G, No. 2, pp. 156-162, April 1990. - [10] Z. Wang: "Current-Mode Analog Integrated Circuits and Linearization Techniques in CMOS Technology". Hartung-Gorre Verlag, Konstanz 1990. - [11] E.A. Vittoz: "MOS Transistors Operated in the Lateral Bipolar Mode and Their Application in CMOS Technology". *IEEE J. Solid-State Circuits*, Vol. SC-18, pp 273-279, 1983.. Fig. 9. Tunable transconductor using CMOS-BJT's