



Article

# **VLSI Design of Trusted Virtual Sensors**

Macarena C. Martínez-Rodríguez \* D, Miguel A. Prada-Delgado D, Piedad Brox D and Iluminada Baturone

Instituto de Microelectrónica de Sevilla IMSE-CNM, CSIC, Universidad de Sevilla, Américo Vespucio, 41092 Sevilla, Spain; prada@imse-cnm.csic.es (M.A.P.-D.); brox@imse-cnm.csic.es (P.B.); lumi@imse-cnm.csic.es (I.B.)

\* Correspondence: macarena@imse-cnm.csic.es; Tel.: +34-954-466-666

Received: 30 December 2017; Accepted: 22 January 2018; Published: 25 January 2018

**Abstract:** This work presents a Very Large Scale Integration (VLSI) design of trusted virtual sensors providing a minimum unitary cost and very good figures of size, speed and power consumption. The sensed variable is estimated by a virtual sensor based on a configurable and programmable PieceWise-Affine hyper-Rectangular (PWAR) model. An algorithm is presented to find the best values of the programmable parameters given a set of (empirical or simulated) input-output data. The VLSI design of the trusted virtual sensor uses the fast authenticated encryption algorithm, AEGIS, to ensure the integrity of the provided virtual measurement and to encrypt it, and a Physical Unclonable Function (PUF) based on a Static Random Access Memory (SRAM) to ensure the integrity of the sensor itself. Implementation results of a prototype designed in a 90-nm Complementary Metal Oxide Semiconductor (CMOS) technology show that the active silicon area of the trusted virtual sensor is 0.86 mm<sup>2</sup> and its power consumption when trusted sensing at 50 MHz is 7.12 mW. The maximum operation frequency is 85 MHz, which allows response times lower than 0.25 µs. As application example, the designed prototype was programmed to estimate the yaw rate in a vehicle, obtaining root mean square errors lower than 1.1%. Experimental results of the employed PUF show the robustness of the trusted sensing against aging and variations of the operation conditions, namely, temperature and power supply voltage (final value as well as ramp-up time).

**Keywords:** virtual sensors, CMOS integrated circuits; data security; hardware security; Physical Unclonable Function (PUF); piecewise linear approximation

# 1. State of the Art

A virtual sensor estimates the value of a variable that is very difficult or costly to measure physically by modelling the relation between that variable and others that can be measured easily with low-cost commercial sensors. The use of virtual sensors has increased continuously since the early 1980s in a wide number of industrial applications, such as building monitoring [1], robotics [2], process control [3,4], or automotive engineering [5]. In the latter case, for example, virtual sensors are employed to monitor vehicle and driving status as well as road conditions and even communication between vehicles [5–7]. The model that relates input and output variables can be derived from fundamental physical laws using adjustable parameters, from empirical data of the input and output variables without any knowledge of the physical process (usually referred to as black-box models), or a combination of physical and empirical knowledge (a gray-box model). Neural networks and fuzzy logic techniques are used widely to obtain black- and gray-box models [6,7]. PieceWise-Affine (PWA) virtual sensors are also employed to provide black-box models [8–10].

Virtual sensors are usually implemented as software installed in the electronic control units [6–8]. However, faster responses, smaller sizes and lower power consumption are achieved if virtual sensors are implemented in hardware. Solutions that employ PWA Simplicial (PWAS) models implemented in

Field Programmable Gate Arrays (FPGAs) were proposed in [9,10]. PWAS-based virtual sensors are simpler to implement in FPGAs than neural-network-based sensors and provide higher computation speed, as shown in [10]. FPGA implementations of PWA functions based on hyper-rectangular partitions (PWAR-based models) are further simpler than PWAS-based models, as shown in [11]. Taking into account that the sensor market size is growing (in the automotive industry, for example, approximately 22 billion sensors are estimated to be used per year by 2020 [12]), a CMOS Integrated Circuit (IC) solution for virtual sensors is very interesting since it can provide a minimum unitary cost with high performance in terms of area, power and speed. This is why this paper focuses on virtual sensor design into ICs. PWAR-based models are selected since they are very suitable to be realized by programmable ICs that can be adjusted to different applications.

Considering that virtual sensors are usually part of ubiquitous and distributed networks, security is becoming increasingly important [13,14]. The sensing data must be trusted by the receiver, hence the integrity of the output data must be ensured. However, the data can be authenticated by an impostor sensor. The counterfeit problem is of such magnitude that the Semiconductor Industry Association (SIA) keeps an anti-counterfeiting task force [15]. The trusted sensing significance has increased up to the point that it is considered not only by the sensors [14,16,17] but also by well-established protocols that interconnect them [18]. To solve the problem of the IC integrity, the key is not stored in the IC. It is recovered by using a Physical Unclonable Function (PUF) inside the sensor hardware [19]. Consequently, the trusted sensor can recover the cryptographic key, while any impostor sensor is unable to do that. To solve the problem of data integrity, Message Authentication Codes (MACs) are usually employed. MACs can be obtained from block ciphers (such as AES-CMAC) or from hash functions (such as HMAC). In the case of AES-CMAC, the block cipher AES encrypts the data and then AES-CMAC is applied to the resulting ciphertext to generate the authentication tag. Due to the significance of the standardization in any industrial application the standard Keyed-Hash Message Authentication Code (HMAC) was selected in a previous work [20]. The HMAC standard is essentially a two-pass hash-based MAC [21]. In [20], a PHOTON-based HMAC was implemented [22]. In this paper a new solution based on the authenticated encryption algorithm called AEGIS [23] is proposed. AEGIS algorithm is one of the third-round candidates of the Competition for Authenticated Encryption: Security, Applicability, and Robustness (CAESAR) [24]. It is recommended for lightweight solutions, providing small response times because symmetric key encryption and MAC are combined efficiently to share part of the computation. AEGIS not only authenticates the virtual sensor data but also encrypts it, ensuring confidentiality.

This paper describes the VLSI design of trusted virtual sensors. The paper is organized as follows. Firstly, the main features of the proposed trusted virtual sensor are described in Section 2. Then, an architectural description of the sensor is provided in Section 3. In Section 4, implementation results of the proposal in a 90-nm CMOS technology are shown and an application example in the automotive domain is described. Finally, conclusions are given in Section 5.

#### 2. Features of the Proposed CMOS Sensor

The proposed sensor provides the encrypted value of a variable that is virtually measured. In addition, it provides an authentication code that ensures the integrity, confidentiality, and authenticity of the sensor data.

The virtual measurement is estimated from a PWA-based model. Both PWAR and PWAS forms are able to approximate any function and extract any black-box model. The PWAS form has been widely explored for virtual sensors [9,10]. However, the PWAR form is selected herein since its implementation is simpler than PWAS implementation.

The algorithm AEGIS is selected to encrypt and authenticate the virtual measurement providing confidentiality and authenticity to the virtual sensor. AEGIS offers a high security since it is not possible to recover the state and the key faster than exhaustive key search provided that a non-reused

nonce is used and assuming that forgery attacks are not successful. The output provided by the proposed trusted virtual sensor are the used nonce, the resulting ciphertext, and the authentication tag.

The integrity of the virtual sensor is ensured if the key employed by AEGIS is not stored but recovered whenever needed by using PUFs. The trusted sensor is able to recover the cryptographic key shared with the receiver of the sensing data, while any impostor is unable due to the uniqueness provided by the start-up values of the SRAM in the sensor, which is exploited as a PUF. Non-sensitive Helper Data, H, are stored to recover the key with a Helper Data Algorithm (HDA) based on an Error Correcting Code (ECC) [25]. Helper Data do not reveal anything about the cryptographic key because the start-up values of SRAM cells obfuscate it. Similarly, Helper Data do not reveal anything about the intrinsic nature of the sensor because the cryptographic key obfuscates it.

Hence, two main components are differentiated in the proposed trusted virtual sensor. One part is associated with the generation of the virtual measurement and the other one provides the security of the measurement. They are both detailed in the following.

#### 2.1. Virtual Sensing Based on PWAR approach

A black-box model establishes the relation between input variables and the empirical or simulated output. The virtual sensor is obtained using a black-box identification algorithm by assuming that the virtually measured output, y, is set as a PWAR function of the input variables,  $x = \{x_1, \dots, x_n\}$ .

A generic PWA function with multiple inputs and one output  $y(x):D\subset \mathbb{R}^n\to \mathbb{R}$  is represented as

$$y(x) = \sum_{j=1}^{n} f_{ij} \cdot x_j + f_{i0} \ \forall \ x \in P_i \ (i = 1, \dots, P)$$
 (1)

where  $f_i = [f_{i0} \cdots f_{in}] \in \mathbb{R}^{n+1}$ , and  $P_i \subset D$  are P non-overlapping regions ( $P_i \cap P_j = \emptyset \ \forall i \neq j$ ), called polytopes, which form a polyhedral partition of the domain, D, so that  $\bigcup_{i=1}^p P_i = D$ .

In the case of regular PWAR functions, the domain is partitioned into hyper-rectangular polytopes by dividing each k dimension of the domain into  $L_k=2^{p_k}$  intervals with the same amplitude, thus resulting  $P=\prod_{k=1}^n L_k=\prod_{k=1}^n 2^{p_k}=2^{\sum_{k=1}^n p_k}$  polytopes. Hence, a PWAR function is defined by its partition,  $L=\{p_1,\ldots,p_n\}$ , and the coefficients and the offset of each affine function,  $F=\{f_1,\ldots,f_P\}$  with  $P=2^{\sum_{k=1}^n p_k}$ . Figure 1 shows a bi-dimensional example of a regular PWAR function with its domain partitioned into  $32=16\times 2=2^4\times 2^1$  rectangles, that is  $L=\{4,1\}$ .



Figure 1. Vehicle yaw rate estimation by a PWAR-based virtual sensor.

Sensors **2018**, *18*, 347 4 of 18

The partition and affine functions of a PWAR function can be adjusted conveniently to approximate the relation between input variables and sensing variable to estimate. An algorithm has been developed to find the parameters  $\{L, F\}$  that minimize the mean square error (MSE) between the PWAR function output (variable to sense, y) and the empirical or simulated output data,  $y_{\mu}$ . The algorithm takes into account the constraints imposed by digital implementations, which are the following.

- Maximum number of input variables: *n*.
- Maximum number of hyper-rectangles:  $P = 2^p$ .
- Maximum number of intervals per input:  $Q = 2^q$ , being  $L_k = 2^{p_k}$  the number of intervals per input, so that,  $q \ge p_k \ \forall k$ .

The algorithm determines the hyper-rectangular partition of the input domain ,  $L = \{p_1, \dots, p_n\}$ , and the value of the affine functions,  $F = \{f_1, \dots, f_P\}$ .

First, the partition is established, and then an off-line optimization algorithm extracts the F parameters using a set of simulated or empirical values of the output and its corresponding input data. All input data should belong to the domain D. At least, a given percentage, C, of the hyper-rectangles in a partition should be covered by the data in order to proceed with optimization. Otherwise, such high resolution is not required and the partition is not considered. The result of the approximation algorithm for a given partition, L, is not only the value of the F parameters but also the MSE between the simulated or empirical output data and the output of the PWAR function (the MSE taking into account training and testing data). Then, the MSE of all possible partitions are compared, and the partition with the lowest MSE (with the MSE that allows the best trade-off taking into account training and testing data) is selected.

The algorithm steps are detailed in the pseudo-code of Algorithm 1. Its inputs are a set, B, of output data,  $y_{\mu}$ , with  $\mu = 1, ..., M$ , corresponding to the input data  $\{x_{1\mu}, ..., x_{n\mu}\}$ ; the value of p that fixes the maximum number of hyper-rectangles; the value q that fixes the maximum number of intervals per input; and the minimum percentage, C, of hyper-rectangles that should be covered by input data. Data set B is divided into two subsets, one used as training file and the other as test (validation) file.

The proposed sensor can be configured to provide several PWAR functions depending on the application. Therefore, it can be used to sense different variables. The configuration data are the number of input variables, and the number of intervals in which each dimension is divided that is, the hyper-rectangular partition is configurable. The sensor is also configurable in the affine functions of each hyper-rectangle by changing the value of the parameters associated with each hyper-rectangle.

Sensors 2018, 18, 347 5 of 18

The input variables can be a same variable measured at several sampling times as well as the output measured at previous instants, for example,  $x = \{\alpha[k] \ \alpha[k-1] \ \beta[k] \ y[k-1]\}$ .

# Algorithm 1 Pseudo-code of PWAR virtual sensor algorithm.

```
Require: B = [x_{11}, \dots, x_{m1}, y_1, \dots, x_{1M}, \dots, x_{mM}, y_M], p, q, C
    p_1 = q; p_2 = \cdots = p_m = 0;
    part = \neg SUCCESS; Pool = []; Emax = 1;
    while p_1 \ge 0 do
        p_2 = p - \sum_{j=1}^{m} \&_{j \neq 2} p_j;
        if p_2 > q then
 5:
           p_2 = q;
        end if
        while p_2 \ge 0 do
            while p_{m-1} \geq 0 do
10:
                p_m = p - \sum_{j=1}^m \&_{j \neq m} p_j;
                if p_m > q then
                end if
                while p_m \ge 0 & part = \neg SUCCESS do
15:
                    A=\{p_1,\cdots,p_m\};
                    part=TryPartition(A, B, C);
                    if part==SUCCESS then
                        Pool = [Pool \mid \mid A];
                   end if
20:
                    p_m=p_m-1;
                end while
                p_{m} = 0;
                p_{m-1} = p_{m-1} - 1;
            end while
25:
            p_3 = 0;
            p_2 = p_2 - 1;
        end while
30:
        p_2 = 0;
        p_1 = p_1 - 1;
    end while
    for i \in Pool do
        [RMSE, F]=Optimization(i, B);
35:
        if RMSE < Emax then
            Emax = RMSE;
            L=i;
        end if
    end for
40: return L, F
```

# 2.2. Trusted Sensing Based on AEGIS and PUF

The virtual measurement, *y*, is encrypted and authenticated by using the AEGIS algorithm, which is a dedicated authentication encryption algorithm. AEGIS is based on the AES encryption round function, providing the advantage of a computational cost about half that of AES [23]. If the nonce is not reused (which should be the case for a true nonce), AEGIS provides a high security since state and key can only be recovered by exhaustive search.

AEGIS algorithm takes the cryptographic key, key, a number used only once, nonce, and a plaintex, in this case the virtual measurement, y, and provides a ciphertext,  $C_t$ , and an authentication tag, tag.

$$[C_t, tag] = AEGIS(key, nonce, y)$$
 (2)

An interesting feature of the proposed sensor is that the secret key, is not stored in the IC but it is recovered whenever needed. From a security point of view, a secret that is not stored is much more difficult to discover. Among the wide number of PUFs proposed in the literature, SRAM-based PUFs [27] are selected in this work since the proposed IC sensor requires SRAMs for its virtual sensing functionality.

Since an SRAM cell is composed of two cross-coupled inverters, as shown in Figure 2, the start-up value is imposed by the inverter which begins to conduct. The conditions that make one inverter be the winner can be intrinsic or external. Intrinsic conditions are related to mismatching between the inverters, while external conditions are aging, ambient temperature, power supply voltage value ( $V_{dd}$ ) or ramp-up time (i.e., the time to reach  $V_{dd}$  after power-on) [27–29]. As discussed in [27], there are SRAM cells whose intrinsic conditions dominate over the external conditions. Hence, although the external conditions change, their start-up values are mostly the same. This type of cells will be named herein as ID cells. There are also SRAM cells whose external conditions dominate over the intrinsic conditions so that they are able to extract the noise of the external conditions as a source of entropy. They will be named herein as RND cells.



Figure 2. Schematic of a SRAM cell.

SRAM ID cells are used in the proposed IC sensor to recover the cryptographic key. The reliability of these stable cells is measured by the maximum fractional Hamming distance,  $max_{ID,HD}$ , between pairs of responses, R, generated by the same n cells at m different times:

$$\max_{i = 1, ..., m - 1} \left\{ \frac{\text{HD}(R_i, R_j)}{n} \right\} 
j = i + 1, ..., m$$
(3)

Ideally,  $max_{ID,HD}$  is zero but some bit flipping of the start-up values is unavoidable.

The SRAM cells are classified by using Algorithm 2 to obtain an ID\_mask and a RND\_mask. The SRAM is powered-up and down several times under different operating conditions.

HDA is used to obfuscate and to recover the key [25]. It is based on an error correcting repetition code whose correction capability should to be able to correct the maximum bit flipping probability of  $max_{ID,HD}$  in (3). Algorithm 3 describes how Helper Data, H, are generated from a secret key and the start-up values of the SRAM.

Sensors **2018**, 18, 347 7 of 18

# Algorithm 2 Pseudo-code of Masks Extraction algorithm.

```
Require: Number, J, of conditions to evaluate. Number of measurements, K, per condition
  for i=1 to J do
      for j=1 to K do
         power down and up the SRAM
         if j=1 then
             save the start-up values
             compare the start-up values with the stored ones
         end if
         for all the cells of SRAM do
             if cell value does not change then
                add cell to ID_mask_i
                add cell to RND_mask<sub>i</sub>
             end if
         end for
      end for
  end for
  for all the cells of SRAM do
      if cell belongs to all \{ID_{mask_1}, ..., ID_{mask_I}\} then
         add cell to ID_mask
      else if cell belongs to all {RND_mask<sub>1</sub>,...,RND_mask<sub>1</sub>} then
         add cell to RND_mask
      end if
  end for
  return ID_mask, RND_mask
```

# Algorithm 3 Pseudo-code of Helper Data Generation algorithm.

```
Require: key = [k_1, ..., k_a], start-up values of SRAM
Each bit of the key is repeated r times \Longrightarrow key_r = [k_{11}, ..., k_{1r}, ..., k_{a1}, ..., k_{ar}].
R = \text{concatenation of the } a \cdot r \text{ SRAM ID cells start-up values at Helper Data generation step.}
H = key_r \oplus R.
return H
```

The secret key is recovered as described in Algorithm 4. A response, R', slightly different to R, since even ID cells may provide some bit flipping, is obtained by concatenating the new start-up values of the  $a \cdot r$  SRAM ID cells used to generate the Helper Data. The key is recovered by using an ECC with codeword length r, employed to correct up to  $\left\lfloor \frac{r}{2} \right\rfloor$  errors.

# Algorithm 4 Pseudo-code of Key Recovering algorithm.

```
Require: H, start-up values of SRAM R'= concatenation of the a \cdot r SRAM ID cells start-up values at key recovering step. key' = H \oplus R' = key_r \oplus R \oplus R' key = ECC(key'). return key
```

Helper Data do not reveal anything about the cryptographic key because the start-up values of SRAM ID cells obfuscate it. Similarly, Helper Data do not reveal anything about the intrinsic nature of the IC sensor because the cryptographic key obfuscates it. A way to measure the non-sensitiveness of Helper Data is to evaluate the average fractional Hamming distance,  $avg_{\text{InterHD}}$ , between all the possible pairs of Helper Data of p different sensors that use the same key, as follows:

$$avg_{\text{InterHD}} = \frac{2}{p(p-1)} \sum_{i=1}^{p-1} \sum_{j=i+1}^{p} \frac{\text{HD}\{R_i, R_j\}}{n}$$
(4)

This way, instead of storing the key, only Helper Data are stored and the integrity of the sensor is ensured. If the sensor is copied, its SRAM ID cells will have other intrinsic features and they will not be able to recover the key.

The start-up values of the SRAM cells are also exploited to generate the nonce required by AEGIS. The nonce is initialized by the start-up values of SRAM RND cells and then updated by a counter. A way to measure the change of the nonce seed is to evaluate the minimum fractional Hamming distance,  $min_{RND,HD}$ , between pairs of responses, R, generated by the same n RND cells at m different times:

$$min_{\text{RND,HD}} = \min_{\substack{i = 1, \dots, m-1 \\ j = i+1, \dots, m}} \left\{ \frac{\text{HD}(R_i, R_j)}{n} \right\}$$
(5)

A value of  $min_{RND,HD}$  strictly greater than zero ensures that the nonce seed is time variant, as required.

AEGIS is based on the AES round function [23]. There are three variations. AEGIS-128 processes a 16-byte message block with five AES round functions in parallel. It consumes the least resources, but it is the slowest for large messages. AEGIS-128L processes a 32-byte message block with eight AES round functions in parallel. In terms of resource consumption, it is the biggest version, but it is also the fastest. Finally, AEGIS-256 processes a 32-byte message block with six AES round functions. Then, it offers an intermediate performance in terms of resource consumption and time response. Since the virtual measurement is smaller or equal to 128-bits, only one 16-byte state has to be processed. Hence, AEGIS-128 is more adequate in this application, since it is as fast as AEGIS-128L, using less resources.

AEGIS-128 uses a 128-bit key and a 128-bit nonce. The algorithm is based on the function  $S_{i+1} = StateUpdate(S_i, m_i)$  described in Algorithm 5 where the function AESRound(A) is the AES encryption round function being A the state. The main operations in the AES round are SubBytes operation, ShiftRows and AES-MixColumns.

# **Algorithm 5** State Update function.

```
1: function STATEUPDATE(S_i, m_i)

2: S_{i+1,0} = AESRound(S_{i,4}) \oplus S_{i,0} \oplus m_i

3: S_{i+1,1} = AESRound(S_{i,0}) \oplus S_{i,1}

4: S_{i+1,2} = AESRound(S_{i,1}) \oplus S_{i,2}

5: S_{i+1,3} = AESRound(S_{i,2}) \oplus S_{i,3}

6: S_{i+1,4} = AESRound(S_{i,3}) \oplus S_{i,4}

7: return S_{i+1}
```

8: end function

The pseudo-code of the AEGIS-128 applied to the virtual measurement is described in Algorithm 6. The main steps of the algorithm are to initialize the state (line 6.1), process the nonce (line 6.6), process the measurement and generate the ciphertext (line 6.14), and generate the authentication tag (line 6.20). *constant1* and *constant2* are two 128-bit constants fixed by the algorithm.

# Algorithm 6 Pseudo-code of AEGIS algorithm.

```
Require: key, nonce, y
 1: S_{-10,0} = \text{key} \oplus \text{nonce}
 2: S_{-10,1} = \text{constant1}
 3: S_{-10,2} = \text{constant2}
 4: S_{-10.3} = \text{key} \oplus \text{constant}1
 5: S_{-10.4} = \text{key} \oplus \text{constant2}
 6: for i = -10: -1 do
          if i is odd then
 8:
               m_i = \text{key} \oplus \text{nonce}
 9.
               m_i = \text{key}
10:
11:
          end if
          S_{i+1} = StateUpdate(S_i, m_i)
12:
13: end for
14: C_t = y \oplus S_{0,1} \oplus S_{0,4} \oplus (S_{0,2} \& S_{0,3})
15: S_1 = StateUpdate(S_0, y)
16: tmp = S_{1,3} \oplus 128
17: for i = 1 : 6 do
          S_{i+1} = StateUpdate(S_i, tmp)
19: end for
20: tag = S_{7,0} \oplus S_{7,1} \oplus S_{7,2} \oplus S_{7,3} \oplus S_{7,3}
21: return C_t, tag
```

# 3. Architectural Description of the Sensor

The proposed sensor has two main behavioural modes. The configuration mode is carried out whenever the sensor is powered up. It recovers the key, generates a seed for the nonces, and establishes the relation between the input data and the data to estimate, that is, the PWAR model. The trusted sensing mode is set once the configuration mode is finished. It generates a PWAR virtual measurement which is encrypted and authenticated.

The proposed sensor is composed of three main units: the PWAR, the Cryptographic, and the Control units. Figure 3 illustrates the block diagram of the sensor architecture, including the main signals and buses that interconnect the blocks. Note that the SRAM is shared by two units, thus saving resources since it is not used simultaneously by both units.

The non-volatile memory (NVM) should be programmed by the sensor manufacturers or their authorized distributed channels prior to use the sensor. The NVM stores the information required by the sensor: (a) the partition L and the parameters F that fix the PWAR model to implement (obtained by applying Algorithm 1); (b) the RND and ID masks (obtained by classifying the SRAM cells as exposed in Algorithm 2); and (c) the Helper Data needed to recover the cryptographic key (generated as in Algorithm 3).

The whole design prioritizes a short response time, using parallel processing, and a low power consumption, enabling the blocks only whenever needed.

# 3.1. PWAR Unit

The architecture of this unit, based on the one exposed in [30], is composed of the SRAM, the Address Generator, and the Arithmetic blocks.

Each word in the SRAM stores the coefficients of the input and the offset of the affine function associated with an hyper-rectangle,  $f_i \in F$ . Therefore, the width of the memory is  $(n+1) \cdot n_{in}$  bits and the depth is the maximum number of hyper-rectangles, P, being  $n_{in}$  the number of bits used to represent each coefficient of the input and the offset. During the trusted sensing mode, one word of the SRAM is read providing in parallel the parameters needed to compute the affine function related

to an hyper-rectangle. In the configuration mode, all the PWAR parameters, *F*, are read from the NVM and stored in the SRAM.



Figure 3. Architectural scheme of the proposed CMOS sensor.

The Address Generator block is only enabled during the trusted sensing mode. It determines the address of the SRAM where the parameters associated with the input are stored. For that purpose, it concatenates the  $p_k$  most significant bits (MSBs) of each input  $x_k$ , as shown in Figure 4. The MSBs determine which of the  $2^{p_k}$  intervals the input belongs to, and, hence, they determine the hyper-rectangle.



Figure 4. Generation of the SRAM address.

As the previous block, the Arithmetic block is only enabled during the trusted sensing mode. The Arithmetic block computes an affine function for a given input x, and for given parameters,  $f_i$ . The operation  $y = \sum_{j=1}^n f_{ij} \cdot x_j + f_{i0}$  is carried out in parallel with n multipliers and 1 adder. It uses fixed-point logic. The length of the fixed part is configured externally (it is one of the configuration parameters stored in the NVM).

# 3.2. Cryptographic Unit

The ID\_mask, RND\_mask and the Helper Data stored in the NVM are non-sensitive data. The cryptographic key, which is the sensitive information, cannot be recovered without the start-up

values of the SRAM ID cells. Hence, hardware-based security is added to cryptographic-based security. During the configuration mode, both masks and the Helper Data are loaded from the NVM. During the configuration mode, the start-up values of the words in the lower part of the SRAM are read by the Cryptographic Unit. Afterwards, these cells are written with the PWAR parameters. The Cryptographic Unit is composed of the HDA block, the Nonce Counter, and the AEGIS block.

The HDA block is only enabled during the configuration mode. It regenerates the key by using the Helper Data, the ID\_mask and the start-up values of the SRAM, as described in Algorithm 2. It also provides the seed for the nonces by taking the start-up values of the SRAM cells indicated by the RND\_mask. The seed is the input of a counter that is enabled whenever a nonce is required in the trusted sensing mode. During the trusted sensing mode, the AEGIS block initializes the state serially, processes the nonce, and generates both the ciphertext and the tag, as explained in Algorithm 3. The State Update operation is implemented in parallel as well as the AES round included on it. Figure 5 illustrates the implementation of the State Update.



Figure 5. State Update.

#### 3.3. Control Unit

The Control Unit copes with the two possible behavioural modes. It is implemented as a finite state machine (FSM). Figure 6 illustrates the states and the main operations. When the FSM is set in one state, only the required blocks are enabled, thus saving power consumption. The gray states correspond to the configuration mode, while the white states corresponds to the trusted sensing mode. Whenever the sensor is powered up, the configuration mode starts.



Figure 6. State diagram of the Control Unit.

The main operations in the configuration mode are as follows. The mask\_ID, mask\_RND, and Helper Data are read from the NVM (CONF1). The ID and the seed are generated (CONF2). The key is recovered, the nonce is initialized with the seed, configuration data of the PWAR are read from the NVM, and the PWAR Unit is configured (CONF3).

Once the configuration mode is finished, the FSM is set to state IDLE, where it remains until the sensor receives an input data to generate a new trusted PWAR virtual measurement.

In the trusted sensing mode, the main operations are the following. Input data (x) are read and a new nonce is generated (TS1). The Address Generator block generates the address and the AEGIS block processes the nonce (TS2). The SRAM provides the parameters stored in the address previously

Sensors 2018, 18, 347 12 of 18

generated (TS3). The PWAR Unit generates the virtual measurement (TS4). The AEGIS block processes the virtual measurement and provides the encrypted virtual measurement (TS5), and finally the AEGIS block generates the authentication tag (TS6). Once the trusted virtual sensor output is provided, the FSM goes to the state IDLE and waits for a new input data.

If the sensor is powered down and then it is powered up, the FSM starts from the state OFF-ON and all the configuration states are carried out again. Consequently, a correct performance is ensured after (expected or unexpected) suspension of power supply since the sensor is always configured before entering the trusted sensing mode.

# 4. Implementation Results

The trusted virtual sensor was synthesized in a 90-nm CMOS technology provided by Taiwan Semiconductor Manufacturing Company (TSMC). A standard low-power dual-port SRAM IP module was employed for the SRAM. The register-transfer level specifications of the other blocks were synthesized using Design Vision tool from Synopsys. The Place and Route tool used was SoC Encounter from Cadence. ModelSim simulator from Mentor Graphics was used for timing simulations.

#### 4.1. Features of the Design

The non-volatile memory (NVM) has an output bus with 12 bits, so that a 12-bit word can be read in a clock cycle. It stores: (a) 20,483 12-bit words (20,480  $\times$  12 = 4096  $\times$  5  $\times$  12 bits defining the affine functions and 3  $\times$  12 bits defining the PWAR Unit configuration); (b) 155 12-bit words associated with the RND\_mask; (c) 360 12-bit words associated with the ID\_mask; and (d) 310 12-bit words (3720 bits) associated with the Helper Data.

Concerning the PWAR Unit, the maximum number of input variables, n, is 4. The bits of both the input variables  $\{x_1, \ldots, x_4\}$  and the parameters of the affine functions are 12. The bits of the output variable, y, are 26. The maximum number of hyper-rectangles,  $P = 2^p$ , is 4096 (p = 12), and the maximum number of intervals per input,  $Q = 2^q$ , is 128 (q = 7). Hence, the SRAM has 4096 × 60 bits.

Concerning the Cryptographic Unit, the key and the nonce have 128 bits. To recover the key, a binary repetition code with codeword length r = 29 is employed. Therefore, the ID size and the H size is  $128 \times 29 = 3712$  bits. The seed of the nonce has the same size as the nonce, that is, 128 bits.

The timing responses of the main operations in both behavioural modes are detailed in the following.

The RND\_mask (1860 bits) is read from the NVM in 155 clock cycles. To generate the seed of the nonce, 31 words of the SRAM ( $31 \times 60 = 1860$  bits) are read and they are selected or not for the 128-bit seed as indicated by the RND\_mask. The seed generation takes 1860 clock cycles. The initialization of the Nonce Counter takes 1 clock cycle.

The ID\_mask (4320 bits) is read from the NVM in 360 clock cycles. The Helper Data (3720 bits) are read in 310 clock cycles. To generate the response of 3720 ID cells, 72 words of the SRAM (72  $\times$  60 = 4320 bits) are read and they are selected or not as indicated by the ID\_mask. This takes 4320 clock cycles. The decoding to recover the secret key takes 5 clock cycles. The AEGIS needs 4 clock cycles to process the key. The PWAR configuration data and parameters are read in  $3+4096\times5=20,483$  clock cycles.

To generate the PWAR virtual measurement, the input data are read in four clock cycles, the address of the SRAM is generated in one clock cycle, the read of a word from the SRAM takes one clock cycle, and the computation of the PWA function takes another one. Therefore, seven clock cycles are needed. Then, the AEGIS processes the nonce in 10 clock cycles. It processes the PWAR virtual measurement and provides the ciphertext in one clock cycle. Finally, the AEGIS block needs nine clock cycles to provide the authentication code. Hence, the AEGIS block takes 20 clock cycles to process the PWAR virtual measurement.

The configuration mode lasts the time that the NVM is read, since the other operations can be executed in parallel. Figure 7 shows how the parallelization is carried out. Then, it lasts at most 155 + 360 + 310 + 20,483 = 21,308 clock cycles.



Figure 7. Timing of configuration mode.

Figure 8 shows the timing of the trusted sensing mode, it lasts 1 + 10 + 1 + 9 = 21 clock cycles.



Figure 8. Timing of trusted virtual sensing mode.

Since the maximum operation of the trusted virtual sensor is 85 MHz, it can achieve response times lower than 0.25 microseconds.

Table 1 shows the power consumption during trusted sensing mode and the area of the main blocks provided by Design Vision tool from Synopsys.

|                         | Area                  | Power@50MHz |
|-------------------------|-----------------------|-------------|
| HDA block               | $0.0028 \text{ mm}^2$ | 0.13 mW     |
| Nonce Counter           | $0.0041 \text{ mm}^2$ | 0.15 mW     |
| AEGIS                   | $0.14 \text{ mm}^2$   | 0.77 mW     |
| Arithmetic block        | $0.015 \text{ mm}^2$  | 0.24 mW     |
| Address Generator block | $0.0007 \text{ mm}^2$ | 0.15 mW     |
| SRAM                    | $0.67 \text{ mm}^2$   | 4.49 mW     |
| Control Unit            | $0.025 \text{ mm}^2$  | 1.19 mW     |

Table 1. Area and power consumption during trusted sensing mode.

The trusted virtual sensor occupies 0.86 mm<sup>2</sup> and consumes 7.12 mW at 50 MHz. The area occupied by the Cryptographic Unit is 17.1% and its power consumption is 14.8% (considering that the SRAM and the Control are needed by virtual sensing and, hence, re-used by Cryptographic Unit).

Figure 9 shows the layout of the trusted virtual sensor extracted with the SoC Encounter tool from Cadence. The largest gray rectangular area in the upper part of the layout is the SRAM.



**Figure 9.** Layout of the trusted virtual sensor.

#### 4.2. Implementation Results Concerning Virtual Sensing

To evaluate the capability of the IC prototype as virtual sensor, the PWAR Unit was fabricated in TSMC 90 nm technology and verified experimentally. As illustrative example, a problem from the automotive domain, the estimation of vehicle yaw rate, was selected to be solved. In literature, this problem was firstly addressed with a silicon micromachining (MEMS)-based sensor in [31]. Since MEMS-based sensors have inaccuracy problems including severe DC-offset, an additional module based on fuzzy logic was proposed in [32]. Lately, neural-network-based direct virtual sensors implemented in software were proposed in [6]. A PWAR-based model was found for the proposed IC prototype by using Algorithm 1. The set of input-output data needed to apply the algorithm (training and test subsets) was obtained from simulations of the vehicle modelled by the differential equations described in [6], discretized with a zero-order-hold approach with a sampling time of 10 ms, and including noise in the simulated outputs (lateral acceleration and yaw rate) as in [6]. The input variables are the longitudinal vehicle speed,  $v_x(t)$ , the steering angle,  $\alpha_s(t)$ , and the lateral acceleration,  $a_v(t)$ . After applying PWAR virtual sensor algorithm, Algorithm 1, (with C=80%), the best partition found divided the longitudinal speed, the steering angle, and the lateral acceleration into 4, 16 and 2 intervals, respectively. Figure 1 shows the yaw rate provided by the PWAR-based model for a fixed value of the longitudinal speed. Therefore, the sensor estimates the yaw rate as  $\dot{\Psi} = f_{i0} + f_{i1} \cdot v_x + f_{i2} \cdot \alpha_s + f_{i3} \cdot a_y$  if  $(v_x, \alpha_s, a_y) \in P_i$ , with i = 1, ..., 128. The RMSE values of the PWAR-based sensor and the direct virtual sensor based on neural networks, DVS1 in [6], using simulated data, are shown in Table 2. The RMSE is lower for the PWAR-based virtual sensor.

A hardware-in-the-loop simulation was carried out in ModelSim. The evolution of the longitudinal vehicle speed, the steering angle, and the lateral acceleration scaled to their real values, are shown at the upper part of Figure 10. The yaw rate estimated by the sensor (also scaled to the real

Sensors 2018, 18, 347 15 of 18

value) is shown in blue at the bottom of Figure 10. The yaw rate obtained by the model is shown in red. Noise can be observed in the lateral acceleration and the yaw rate of the model that makes it more realistic. To achieve a response time lower than the 10 ms sampling time, the sensor should work at more than 2.1 KHz.

|      | Direct Virtual Sensor in [6] |              | PWAR Virtual Sensor |              |
|------|------------------------------|--------------|---------------------|--------------|
|      | Training Data                | Testing Data | Training Data       | Testing Data |
| RMSE | 3.9%                         | 6.5%         | 0.25%               | 1.08%        |

Table 2. Error comparison between virtual sensors.



Figure 10. Hardware-in-the-loop simulation of the PWAR Unit.

# 4.3. Implementation Results Concerning Trusted Sensing

Since the behaviour of the SRAM is fundamental to ensure the trusted sensing mode of the prototype, the SRAM was fabricated in TSMC 90-nm technology and analyzed experimentally. Ten samples of  $4096 \times 60$  SRAMs were measured as follows. The cells of the SRAM were classified three times after 20 measurements each time by using Algorithm 2 with J=3 and K=20. Nominal operation conditions were considered three times: power supply  $V_{dd}=1.2V$  and temperature T=25 °C. The  $V_{dd}$  was supplied to the SRAM with a measured ramp-up time of 18.2 ms. The average of ID cells found in percentage was  $87.27\pm0.23\%$  and that of RND cells was  $7.15\pm0.16\%$ . To obtain an ID of 3760 bits, as required, 72 words of 60 bits are enough since 3770 bits (ID cells) are obtained in average from 4320 SRAM cells. To obtain a seed for the nonces of 128 bits, 31 words of 60 bits are enough. On average, the 7.15% of  $31\times60=1860$  cells are 132 RND cells.

To evaluate the robustness of the key recovering in the designed prototype, Algorithm 2 was applied considering different operating conditions (with J = 2 and K = 20): (a) changing the value of  $V_{dd}$  to 1.08V and to 1.32V ( $\pm 10\%$  of the nominal value); (b) changing the value of T to 5 °C and 75 °C;

Sensors 2018, 18, 347 16 of 18

(c) after accelerated aging the ICs with the SRAM continuously during 171 h at high temperature of 75 °C (and nominal  $V_{dd}$ ); and (d) decreasing the  $V_{dd}$  ramp-up time to 2.32 ms.

The first row of Table 3 shows the average of maximum intra HD (3) between responses of SRAM ID cells taken at operation conditions with changes in  $V_{dd}$ , T, ramp-up time, and aging (before and after aging). Reliability is mostly affected by changes in ramp-up time and temperature. Since the start-up values of different SRAM ID cells of the same SRAM were proved to be independent, the probability that a string of 29 bits contains more than 14 errors (and, hence, it is not correctly decoded to extract the original key bit) is calculated with the following formula:

$$P_{\text{bit-error}} = 1 - \sum_{i=0}^{14} {29 \choose i} p^i \cdot (1-p)^{29-i}$$
 (6)

Table 3. Features of the SRAM PUF in the IC sensor.

|                             | Changes in $V_{dd}$ | Changes in $T$     | Changes in Ramp-Up Time | Changes in Aging   |
|-----------------------------|---------------------|--------------------|-------------------------|--------------------|
| max <sub>ID,HD</sub> (ID)   | $0.66\pm0.04\%$     | $2.75 \pm 0.07\%$  | $9.64 \pm 0.24\%$       | $0.29 \pm 0.01\%$  |
| min <sub>RND,HD</sub> (RND) | $34.31 \pm 0.29\%$  | $41.49 \pm 0.51\%$ | $39.02 \pm 0.49\%$      | $33.74 \pm 0.31\%$ |

Assuming the worst-case bit flipping probability in the first row of Table 3, p=9.64%, the  $P_{\rm bit-error}$  is  $1.19\times 10^{-8}$ . Similarly, assuming  $1.19\times 10^{-8}$  as the worst-case bit-error probability in the key, the probability that the 128-bit key is not correctly decoded by the authentic sensor is  $1.53\times 10^{-6}$ , which is quite low. The average inter HD (4) between responses of ID cells of 10 different SRAMs (corresponding to different sensors) was measured as  $0.50\pm 0.01$  in nominal conditions. As commented in Section 2.2, this result shows that Helper Data do not reveal information about the cryptographic key. Taking such average inter HD as bit flipping probability between a false sensor and a genuine one, the probability of correctly decoding one bit of the cryptographic key is 0.5, and, hence, the probability of regenerating the correct key by a false sensor is  $2\times 10^{-128}$ , which is completely infeasible. The second row of Table 3 shows the average of minimum inter HD (5) between responses of RND cells taken at the different operation conditions. In any case, it is ensured that the nonce seed is always different, as required.

# 5. Conclusions

The VLSI design of trusted virtual sensors is very suitable for industrial applications where security is becoming increasingly important since it offers privacy, authenticity and integrity of the virtually sensed measurement and the circuit itself. The implementation of the design into a 90-nm CMOS technology occupies  $0.86~\text{mm}^2$  and consumes 7.12~mW when trusted sensing at 50 MHz. Working at maximum frequency, the trusted virtual sensor allows sampling times lower than  $0.25~\mu s$ . The inclusion of security to the virtual sensor needs 17.1% of active area and 14.8% of power consumption.

**Acknowledgments:** This work was supported in part by TEC2014-57971-R project from Ministerio de Economía, Industria y Competitividad of the Spanish Government (with support from the P.O. FEDER of European Union) and 201750E010 (HW-SEEDS) project from CSIC. M.C. Martínez-Rodríguez is supported by FPI fellowship program for Students from Spanish Government. The work of M.A. Prada-Delgado and P. Brox was supported by V Plan Propio de Investigación through the University of Seville, Seville, Spain.

**Author Contributions:** Macarena C. Martínez-Rodríguez designed the trusted virtual sensor prototype. Macarena C. Martínez-Rodríguez and Piedad Brox designed, simulated and tested the fabricated PWAR Unit. Miguel A. Prada-Delgado tested and analyzed the fabricated SRAM PUF. Iluminada Baturone contributed to the design of the prototype, the selection of the algorithms and the experiments. All authors contributed to writing the paper.

Conflicts of Interest: The authors declare no conflict of interest.

Sensors 2018, 18, 347 17 of 18

#### References

1. Li, H.; Yu, D.; Braun, J.E. A review of virtual sensing technology and application in building systems. *HVAC R Res.* **2011**, *17*, 619–645.

- 2. Heredia, G.; Ollero, A. Virtual Sensor for Failure Detection, Identification and Recovery in the Transition Phase of a Morphing Aircraft. *Sensors* **2010**, *10*, 2188–2201.
- 3. Sánchez, J.A.; Rodríguez, F.; Guzmán, J.L.; Arahal, M.R. Virtual Sensors for Designing Irrigation Controllers in Greenhouses. *Sensors* **2012**, *12*, 15244–15266.
- 4. Bustillo, A.; Correa, M.; Reñones, A. A Virtual Sensor for Online Fault Detection of Multitooth-Tools. *Sensors* **2011**, *11*, 2773–2795.
- 5. Stephant, J.; Charara, A.; Meizel, D. Virtual sensor: Application to vehicle sideslip angle and transversal forces. *IEEE Trans. Ind. Electron.* **2004**, *51*, 278–289.
- 6. Novara, C.; Ruiz, F.; Milanese, M. Direct Identification of Optimal SM-LPV Filters and Application to Vehicle Yaw Rate Estimation. *IEEE Trans. Control Syst. Technol.* **2011**, *19*, 5–17.
- 7. Zhang, B.; Du, H.; Lam, J.; Zhang, N.; Li, W. A Novel Observer Design for Simultaneous Estimation of Vehicle Steering Angle and Sideslip Angle. *IEEE Trans. Industr. Electron.* **2016**, *63*, 4357–4366.
- 8. Rubagotti, M.; Poggi, T.; Oliveri, A.; Pascucci, C.A.; Bemporad, A.; Storace, M. Low-complexity piecewise-affine virtual sensors: theory and design. *Int. J. Control* **2014**, *87*, 622–632.
- 9. Poggi, T.; Rubagotti, M.; Bemporad, A.; Storace, M. High-speed piecewise affine virtual sensors. *IEEE Trans. Ind. Electron.* **2012**, 59, 1228–1237.
- 10. Oliveri, A.; Cassottana, L.; Laudani, A.; Fulginei, F.R.; Lozito, G.; Salvini, A.; Storace, M. Two FPGA-Oriented High Speed Irradiance Virtual Sensors for Photovoltaic Plants. *IEEE Trans. Ind. Inform.* **2017**, *13*, 157–165.
- 11. Comashi, F.; Genuit, B.A.G.; Oliveri, A.; Heemels, W.P.M.H.; Storace, M. FPGA implementations of piecewise affine functions based on multi-resolution hyperrectangular partitions. *IEEE Trans. Circuits Syst. I* **2012**, 59, 2920–2933.
- 12. Pinelis, M. Automotive sensors and electronics: trends and developments in 2013. In Proceedings of the Automotive Sensors and Electronics Expo, Detroit, MI, USA, 9 October 2013.
- 13. Kim, J.; Lee, D.; Jeon, W.; Lee, Y.; Won, D. Security Analysis and Improvements of Two-Factor Mutual Authentication with Key Agreement in Wireless Sensor Networks. *Sensors* **2014**, *14*, 6443–6462.
- 14. Sampangi, R.V.; Sampalli, S. Butterfly Encryption Scheme for Resource-Constrained Wireless Networks. *Sensors* **2015**, *15*, 23145–23167.
- 15. Semiconductor Industry Association. Available online: https://www.semiconductors.org/issues/anticounterfeiting/anti\_counterfeiting/ (accessed on 1 August 2013).
- 16. Meguerdichian, S.; Potkonjak, M. Security primitives and protocols for ultra low power sensor systems. In Proceedings of the 2011 IEEE SENSORS, Limerick, Ireland, 28–31 October 2011; pp. 1225–1227.
- 17. Kanuparthi, A.; Karri, R.; Addepalli, S. Hardware and Embedded Security in the Context of Internet of Things. In Proceedings of the 2013 ACM Workshop on Security, Privacy & Dependability for Cyber Vehicles, Berlin, Germany, 4 November 2013; pp. 61–64.
- 18. Pfeiffer, O. Implementing Scalable CAN Security with CANcrypt: Authentication and Encryption for CANopen, J1939 and Other Controller Area Network or CAN FD Protocols; Embedded Systems Academy Inc.: Hanover, Germany, 2017.
- 19. Liu, W.; Zhang, Z.; Li, M.; Liu, Z. A Trustworthy Key Generation Prototype Based on DDR3 PUF for Wireless Sensor Networks. *Sensors* **2014**, *14*, 11542–11556.
- 20. Martínez-Rodríguez, M.C.; Prada, M.; Brox, P.; Baturone, I. CMOS digital design of a trusted virtual sensor. In Proceedings of the 2017 IEEE Nordic Circuits and Systems Conference (NORCAS): NORCHIP and International Symposium of System-on-Chip (SoC), Linkoping, Sweden, 23–25 October 2017.
- 21. National Institute of Standards and Technology (NIST). The Keyed-Hash Message Authentication Code (HMAC). Available online: http://nvlpubs.nist.gov/nistpubs/fips/nist.fips.198-1.pdf (accessed on 20 April 2013).
- 22. Eiroa, S.; Baturone, I. FPGA implementation and DPA resistance analysis of a lightweight HMAC construction based on PHOTON hash family. In Proceedings of the 23rd International Conference on Field programmable Logic and Applications, Porto, Portugal, 2–4 September 2013; pp. 1–4.

23. Wu, H.; Preneel, B. AEGIS: A Fast Authenticated Encryption Algorithm. In Proceedings of the Selected Areas in Cryptography—SAC 2013: 20th International Conference, Burnaby, BC, Canada, 14–16 August 2013; pp. 185–201.

- 24. CAESAR: Competition for Authenticated Encryption: Security, Applicability, and Robustness. Available online: https://competitions.cr.yp.to/caesar.html (accessed on 26 April 2014).
- 25. Guajardo, J.; Kumar, S.S.; Schrijen, G.; Tuyls, P. FPGA Intrinsic PUFs and Their Use for IP Protection. In *Cryptographic Hardware and Embedded Systems-CHES* 2007; Paillier, P., Verbauwhede, I., Eds.; Springer: Berlin, Heidelberg, 2007; pp. 63–80.
- 26. Fletcher, R. Practical Methods of Optimization; John Wiley & Sons: Hoboken, NJ, USA, 2000.
- 27. Baturone, I.; Prada-Delgado, M.A.; Eiroa, S. Improved generation of identifiers, secret keys, and random numbers From SRAMs. *IEEE Trans. Inf. Forensics Secur.* **2015**, *10*, 2653–2668.
- 28. Gebara, F.; Kim, J.; Schaub, J.; Strumpen, V. Temperature-Profiled Device Fingerprint Generation and Authentication from Power-Up States of Static Cells. US Patent 8,495,431, 23 July 2013.
- Cortez, M.; Hamdioui, S.; Kaichouhi, A.; van der Leest, V.; Maes, R.; Schrijen, G.J. Intelligent Voltage Ramp-Up Time Adaptation for Temperature Noise Reduction on Memory-Based PUF Systems. *IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.* 2015, 34, 1162–1175.
- 30. Brox, P.; Martínez-Rodríguez, M.C.; Tena-Sánchez, E.; Baturone, I.; Acosta, A.J. Application specific integrated circuit solution for multi-input multi-output piecewise-affine functions. *Int. J. Circuit Theory Appl.* **2016**, *44*, 4–20.
- 31. Lutz, M.; Golderer, W.; Gerstenmeier, J.; Marek, J.; Maihofer, B.; Mahler, S.; Munzel, H.; Bischof, U. A precision yaw rate sensor in silicon micromachining. In Proceedings of the International Conference on Solid State Sensors and Actuators, TRANSDUCERS '97 Chicago, Chicago, IL, USA, 19 June 1997; Volume 2, pp. 847–850.
- 32. Kim, D.; Park, Y.; Lee, H. Sensor offset compensation for a vehicle yaw rate sensor using fuzzy logic. In Proceedings of the International Conference on Control, Automation and Systems, Seoul, Korea, 17–20 October 2007; pp. 362–366.



© 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).