NombreAvedillo de Juan, María José
DepartamentoElectrónica y Electromagnetismo
Área de conocimientoElectrónica
Categoría profesionalCatedrática de Universidad
Correo electrónicoSolicitar
         
  • Nº publicaciones

    52

  • Nº visitas

    5084

  • Nº descargas

    5640


 

Artículo
Icon

Effect of Device Mismatches in Differential Oscillatory Neural Networks

Shamsi, Jafar; Avedillo de Juan, María José; Linares Barranco, Bernabé; Serrano Gotarredona, María Teresa (IEEE, 2023)
Analog implementation of Oscillatory Neural Networks (ONNs) has the potential to implement fast and ultra-low-power computing ...
Artículo
Icon

Learning Algorithms for Oscillatory Neural Networks as Associative Memory for Pattern Recognition

Jiménez, Manuel; Avedillo de Juan, María José; Linares Barranco, Bernabé; Núñez Martínez, Juan (Frontiers Media SA, 2023)
Alternative paradigms to the von Neumann computing scheme are currently arousing huge interest. Oscillatory neural networks ...
Trabajo Fin de Máster
Icon

Diseño de una red neuronal oscilatoria digital con capacidad de aprendizaje on-line sobre FPGA

Vázquez Díaz, Daniel; Avedillo de Juan, María José; Jiménez Través, Manuel; Núñez Martínez, Juan (2023)
La inteligencia artificial es un concepto que cada vez está más integrado en nuestras vidas. Aunque no nos demos cuenta, ...
Artículo
Icon

Experimental Demonstration of Coupled Differential Oscillator Networks for Versatile Applications

Jiménez, Manuel; Núñez Martínez, Juan; Shamsi, Jafar; Linares Barranco, Bernabé; Avedillo de Juan, María José (Frontiers Media SA, 2023)
Oscillatory neural networks (ONNs) exhibit a high potential for energy-efficient computing. In ONNs, neurons are implemented ...
Trabajo Fin de Máster
Icon

Sistema de reconocimiento de imágenes sobre FPGA para aplicaciones de visión artificial

Campos Ramos, Adrián; Avedillo de Juan, María José; Jiménez Través, Manuel; Núñez Martínez, Juan (2022)
Con el transcurrir de los años han surgido numerosas aplicaciones en campos muy diversos, como la medicina, la seguridad ...
Artículo
Icon

How Frequency Injection Locking Can Train Oscillatory Neural Networks to Compute in Phase

Todri Sanial, Aida; Carapezzi, Stefania; Delacour, Corentin; Abernot, Madeleine; Gil, Thierry; Corti, Elisabetta; Karg, Siegfried F.; Núñez Martínez, Juan; Jiménez, Manuel; Avedillo de Juan, María José; Linares Barranco, Bernabé (IEEE, 2022)
Brain-inspired computing employs devices and architectures that emulate biological functions for more adaptive and ...
Artículo
Icon

Oscillatory Neural Networks Using VO2 Based Phase Encoded Logic

Núñez Martínez, Juan; Avedillo de Juan, María José; Jiménez, Manuel; Quintana Toledo, José María; Todri Sanial, Aida; Corti, Elisabetta; Karg, Siegfried; Linares Barranco, Bernabé (Frontiers Media, 2021)
Nano-oscillators based on phase-transition materials are being explored for the implementation of different non-conventional ...
Artículo
Icon

Hardware Implementation of Differential Oscillatory Neural Networks Using VO 2-Based Oscillators and Memristor-Bridge Circuits

Shamsi, Jafar; Avedillo de Juan, María José; Linares Barranco, Bernabé; Serrano Gotarredona, María Teresa (Frontiers Media, 2021)
Oscillatory Neural Networks (ONNs) are currently arousing interest in the research community for their potential to implement ...
Artículo
Icon

Digital Implementation of Oscillatory Neural Network for Image Recognition Applications

Abernot, Madeleine; Gil, Thierry; Jiménez, Manuel; Núñez Martínez, Juan; Avedillo de Juan, María José; Linares Barranco, Bernabé; Gonos, Théophile; Hardelin, Tanguy; Todri Sanial, Aida (Frontiers Media, 2021)
Computing paradigm based on von Neuman architectures cannot keep up with the ever-increasing data growth (also called “data ...
Artículo
Icon

Hybrid-Phase-Transition FET Devices for Logic Computation

Jiménez, Manuel; Núñez Martínez, Juan; Avedillo de Juan, María José (IEEE, 2020)
Hybrid-phase-transition FETs (HyperFETs), built by connecting a phase transition material (PTM) to the source terminal of ...
Artículo
Icon

Phase Transition Device for Phase Storing

Avedillo de Juan, María José; Quintana Toledo, José María; Núñez Martínez, Juan (IEEE, 2020)
Nano-oscillators based on phase transitions materials (PTM) are being explored for the implementation of different ...
Trabajo Fin de Máster
Icon

Diseño de sistemas empotrados para aplicaciones de procesado de imagen y vídeo sobre FPGAs usando Vivado SDSoC

Pino Roldán, Roberto Joaquín del; Avedillo de Juan, María José; Sánchez Solano, Santiago (2019)
El procesado de imagen y vídeo es un campo que tiene una amplia área de aplicaciones, abarcando desde la automatización ...
Artículo
Icon

Power and Speed Evaluation of Hyper-FET Circuits

Núñez Martínez, Juan; Avedillo de Juan, María José (2019)
Many emerging devices are currently being explored as potential alternatives to complementary metal–oxide–semiconductor ...
Tesis Doctoral
Icon

Desarrollo y evaluación de arquitecturas lógicas basadas en Nanopipeline.

Quintero Álvarez, Héctor Javier; Avedillo de Juan, María José; Núñez Martínez, Juan (2018)
El potencial de la lógica dinámica, con sus fases de precarga y evaluación es una solución muy estudiada y aplicada, para ...
Artículo
Icon

Impact of the RT-level architecture on the power performance of tunnel transistor circuits

Avedillo de Juan, María José; Núñez Martínez, Juan (Wiley, 2018)
Tunnel field-effect transistors (TFETs) are one of the most attractive steep subthreshold slope devices currently being ...
Artículo
Icon

Phase Transition FETs for Improved Dynamic Logic Gates

Avedillo de Juan, María José; Jiménez, Manuel; Núñez Martínez, Juan (IEEE, 2018)
Transistors incorporating phase change materials (Phase Change FETs) are being investigated to obtain steep switching and ...
Artículo
Icon

Reducing the Impact of Reverse Currents in Tunnel FET Rectifiers for Energy Harvesting Applications

Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2017)
RF to DC passive rectifiers can benefit from the superior performance at low voltage of tunnel transistors. They have shown ...
Ponencia
Icon

Exploring logic architectures suitable for TFETs devices

Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2017)
Tunnel transistors are steep subthreshold slope devices suitable for low voltage operation so being potential candidates ...
Ponencia
Icon

Complementary tunnel gate topology to reduce crosstalk effects

Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers (IEEE), 2017)
Tunnel transistors are one of the most attractive steep subthreshold slope devices which are being investigated to overcome ...
Artículo
Icon

Insights Into the Operation of Hyper-FET-Based Circuits

Avedillo de Juan, María José; Núñez Martínez, Juan (Institute of Electrical and Electronics Engineers, 2017)
Devices combining transistors and phase transition materials are being investigated to obtain steep switching and a boost ...
Artículo
Icon

Comparison of TFETs and CMOS using optimal design points for power-speed trade-offs

Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2017)
Tunnel transistors are one of the most attractive steep subthreshold slope devices currently being investigated as a means ...
Ponencia
Icon

Assessing application areas for tunnel transistor technologies

Avedillo de Juan, María José; Núñez Martínez, Juan (Institute of Electrical and Electronics Engineers (IEEE), 2016)
Tunnel transistors are one of the most attractive steep subthreshold slope devices currently being investigated as a means ...
Artículo
Icon

Comparative Analysis of Projected Tunnel and CMOS Transistors for Different Logic Application Areas

Núñez Martínez, Juan; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2016)
In this paper, five projected tunnel FET (TFET) technologies are evaluated and compared with MOSFET and FinFET transistors ...
Ponencia
Icon

Improving robustness of dynamic logic based pipelines

Quintero Álvarez, Héctor Javier; Avedillo de Juan, María José; Núñez Martínez, Juan (Institute of Electrical and Electronics Engineers, 2016)
Domino dynamic circuits are widely used in critical parts of high performance systems. In this paper we show that, in ...
Artículo
Icon

Improving speed of tunnel FETs logic circuits

Avedillo de Juan, María José; Núñez Martínez, Juan (Institute of Electrical and Electronics Engineers, 2015)
Tunnel transistors are one of the most attractive steep subthreshold slope devices which are being investigating to overcome ...
Ponencia
Icon

DOE based high-performance gate-level pipelines

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintero Álvarez, Héctor Javier (Institute of Electrical and Electronics Engineers, 2014)
Domino dynamic circuits are widely used in critical parts of high performance systems. In this paper we show that in ...
Artículo
Icon

Experimental Validation of a Two-Phase Clock Scheme for Fine-Grained Pipelined Circuits Based on Monostable to Bistable Logic Elements

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2014)
Abstract: Research on fine-grained pipelines can be a way to obtain high-performance applications. Monostable to bistable ...
Artículo
Icon

Novel pipeline architectures based on Negative Differential Resistance devices

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Elsevier, 2013)
Devices exhibiting Negative Differential Resistance (NDR) in their I-V characteristic are attractive from the design point ...
Ponencia
Icon

Two-Phase MOBILE Interconnection Schemes for Ultra-Grain Pipeline Applications

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Springer, 2013)
Monostable to Bistable (MOBILE) gates are very suitable for the implementation of gate-level pipelines which can be achieved ...
Ponencia
Icon

Bifurcation Diagrams in MOS-NDR Frequency Divider Circuits

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Instituto Nacional de Astrofísica, Óptica y Electrónica; Universidad de Sevilla, 2012)
The behavior of a circuit able to implement frequency division is studied. It is composed of a block with an IV characteristic ...
Artículo
Icon

Domino inspired MOBILE networks

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2012)
MOBILE networks can be operated in a gate-level pipelined fashion allowing high through-output. If MOBILE gates are directly ...
Artículo
Icon

Two-phase RTD-CMOS pipelined circuits

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2012)
MOnostable-BIstable Logic Element (MOBILE) networks can be operated in a gate-level pipelined fashion (nanopipeline) ...
Tesis Doctoral
Icon

Diseño lógico de circuitos digitales usando dispositivos con característica NDR

Núñez Martínez, Juan; Quintana Toledo, José María; Avedillo de Juan, María José (2011)
En esta tesis doctoral se han desarrollado técnicas de diseño para circuitos electrónicos integrados que empleen dispositivos ...
Ponencia
Icon

Efficient realization of RTD-CMOS logic gates

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (2011)
The incorporation of Resonant Tunnel Diodes (RTDs) into III/V transistor technologies has shown an improved circuit ...
Artículo
Icon

RTD-CMOS pipelined networks for reduced power consumption

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2011)
The incorporation of resonant tunneling diodes (RTDs) into III/V transistor technologies has shown an improved circuit ...
Artículo
Icon

Improved nanopipelined RTD adder using generalized threshold gates

Pettenghi Roldán, Héctor; Avedillo de Juan, María José; Quintana Toledo, José María (Institute of Electrical and Electronics Engineers, 2011)
Many logic circuit applications of Resonant Tunneling Diodes are based on the MOnostable-BIstable Logic Element (MOBILE). ...
Artículo
Icon

Simplified single-phase clock scheme for MOBILE networks

Núñez Martínez, Juan; Quintana Toledo, José María; Avedillo de Juan, María José (Institute of Electrical and Electronics Engineers, 2011)
MOBILE networks can be operated in a gate-level pipelined fashion allowing high through-output. If MOBILE gates are directly ...
Ponencia
Icon

Redes MOBILE MOS-NDR operando con reloj de una fase

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (2010)
La existencia de dispositivos con una característica I-V que exhibe una resistencia diferencial negativa (Negative ...
Artículo
Icon

Efficient realisation of MOS-NDR threshold logic gates

Núñez Martínez, Juan; Avedillo de Juan, María José; Quintana Toledo, José María (Wiley Open Access, 2009)
A novel realisation of inverted majority gates based on a programmable MOS-NDR device is presented. A comparison, in terms ...
Artículo
Icon

Operation limits for RTD-based MOBILE circuits

Quintana Toledo, José María; Avedillo de Juan, María José; Núñez Martínez, Juan; Pettenghi Roldán, Héctor (IEEE, 2009)
Resonant-tunneling-diode (RTD)-based monostable-bistable logic element (MOBILE) circuits operate properly in a certain ...
Ponencia
Icon

RTD based logic circuits using generalized threshold gates

Pettenghi Roldán, Héctor; Avedillo de Juan, María José; Quintana Toledo, José María (2008)
Many logic circuit applications of Resonant Tunneling Diodes are based on the MOnostable-BIstable Logic Element (MOBILE). ...
Ponencia
Icon

Using multi-threshold threshold gates in rtd-based logic design. A case study

Pettenghi Roldán, Héctor; Avedillo de Juan, María José; Quintana Toledo, José María (Laboratoire TIMA, 2007)
The basic building blocks for Resonant Tunnelling Diode (RTD) logic circuits are Threshold Gates (TGs) instead of the ...
Ponencia
Icon

Holding Dissapearance in RTD-based Quantizers

Núñez Martínez, Juan; Quintana Toledo, José María; Avedillo de Juan, María José (Laboratoire TIMA, 2007)
Multiple-valued Logic (MVL) circuits are one of the most attractive applications of the Monostable-to-Multistable transition ...
Tesis Doctoral
Icon

Algoritmos de codificación binaria de símbolos para la síntesis lógica de circuitos integrados digitales

Martínez Pérez, Manuel; Avedillo de Juan, María José; Quintana Toledo, José María (2003)
Artículo
Icon

COPAS: A New Algorithm for the Partial Input Encoding Problem

Martínez, Manuel; Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Díaz, José Luis (Hindawi Publishing Corporation, 2002)
Frequently, the logic designer deals with functions with symbolic input variables. The binary encoding of such symbols ...
Artículo
Icon

Efficient realization of a threshold voter for self-purging redundancy

Quintana Toledo, José María; Avedillo de Juan, María José; Huertas Díaz, José Luis (Springer, 2001)
The self-purging technique is not commonly used mainly due to the lack of practical implementations of its key component, ...
Artículo
Icon

A practical floating-gate Muller-C element using vMOS threshold gates

Rodríguez Villegas, Esther; Huertas Sánchez, Gloria; Avedillo de Juan, María José; Quintana Toledo, José María; Rueda Rueda, Adoración (Institute of Electrical and Electronics Engineers, 2001)
This paper presents the rationale for vMOS-based realizations of digital circuits when logic design techniques based on ...
Artículo
Icon

nu MOS-based sorter for arithmetic applications

Rodríguez Villegas, Esther; Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Sánchez, Gloria; Rueda Rueda, Adoración (Hindawi Publishing Corporation, 2000)
The capabilities of the conceptual link between threshold gates and sorting networks are explored by implementing some ...
Artículo
Icon

Sorting networks implemented as νMOS circuits

Rodríguez Villegas, Esther; Quintana Toledo, José María; Avedillo de Juan, María José; Rueda Rueda, Adoración (Institute of Electrical and Electronics Engineers, 1998)
A new realisation for n-input sorters is presented. Resorting to the neuron-MOS (νMOS) concept and to an adequate electrical scheme, a compact and efficient implementation is obtained.
Artículo
Icon

State merging and state splitting via state assignment: a new FSM synthesis algorithm

Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Díaz, José Luis (Institute of Electrical and Electronics Engineers, 1994)
The authors describe a state assignment algorithm for FSMs which produces an assignment of non-necessarily distinct, and ...
Artículo
Icon

Efficient state reduction methods for PLA-based sequential circuits

Avedillo de Juan, María José; Quintana Toledo, José María; Huertas Díaz, José Luis (Institute of Electrical and Electronics Engineers, 1992)
Experiences with heuristics for the state reduction of finite-state machines are presented and two new heuristic algorithms ...
Tesis Doctoral
Icon

Una aproximación al diseño óptimo de máquinas de estados finitos

Avedillo de Juan, María José; Huertas Díaz, José Luis; Quintana Toledo, José María (1992)
En los Capítulos 2 y 3 se aborda el diseño lógico FSMs. En el primero de ellos estudiamos el problema de la reducción del ...