Mostrar el registro sencillo del ítem

Ponencia

dc.creatorMiró Amarante, María Lourdeses
dc.creatorJiménez Fernández, Ángel Franciscoes
dc.creatorLinares Barranco, Alejandroes
dc.creatorGómez Rodríguez, Francisco de Asíses
dc.creatorPaz Vicente, Rafaeles
dc.creatorJiménez Moreno, Gabrieles
dc.creatorCivit Balcells, Antónes
dc.creatorSerrano Gotarredona, Rafaeles
dc.date.accessioned2019-07-09T08:45:42Z
dc.date.available2019-07-09T08:45:42Z
dc.date.issued2007
dc.identifier.citationMiró Amarante, M.L., Jiménez Fernández, Á.F., Linares Barranco, A., Gómez Rodríguez, F.d.A., Paz Vicente, R., Jiménez Moreno, G.,...,Serrano Gotarredona, R. (2007). LVDS Serial AER Link performance. En ISCAS 2007: IEEE International Symposium on Circuits and Systems (1537-1540), New Orleans, USA: IEEE Computer Society.
dc.identifier.isbn1-4244-0920-9es
dc.identifier.issn0271-4302es
dc.identifier.urihttps://hdl.handle.net/11441/87938
dc.description.abstractAddress-Event-Representation (AER) is a communication protocol for transferring asynchronous events between VLSI chips, originally developed for bio-inspired processing systems (for example, image processing). Such systems may consist of a complicated hierarchical structure with many chips that transmit data among them in real time, while performing some processing (for example, convolutions). The event information is transferred using a high speed digital parallel bus (typically 16 bits and 20ns-40ns per event). This paper presents a testing platform for AER systems that allows analysing a LVDS Serial AER link produced by a Spartan 3 FPGA, or by a commercial LVDS transceiver. The interface allows up to 0.728 Gbps (~40Mev/s, 16 bits/ev). The eye diagram ensures that the platform could support 1.2 Gbps.es
dc.description.sponsorshipCommission of the European Communities IST-2001-34124 (CAVIAR)es
dc.description.sponsorshipComisión Interministerial de Ciencia y Tecnología TIC-2003-08164-C03-02es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherIEEE Computer Societyes
dc.relation.ispartofISCAS 2007: IEEE International Symposium on Circuits and Systems (2007), p 1537-1540
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleLVDS Serial AER Link performancees
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/submittedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Arquitectura y Tecnología de Computadoreses
dc.relation.projectIDIST-2001-34124 (CAVIAR)es
dc.relation.projectIDTIC-2003-08164-C03- 02es
dc.relation.publisherversionhttps://ieeexplore.ieee.org/document/4252944es
dc.identifier.doi10.1109/ISCAS.2007.378704es
dc.contributor.groupUniversidad de Sevilla. TEP-108: Robótica y Tecnología de Computadores Aplicada a la Rehabilitaciónes
idus.format.extent4es
dc.publication.initialPage1537es
dc.publication.endPage1540es
dc.eventtitleISCAS 2007: IEEE International Symposium on Circuits and Systemses
dc.eventinstitutionNew Orleans, USAes
dc.relation.publicationplaceNew York, USAes

FicherosTamañoFormatoVerDescripción
LVDS Serial AER Link.pdf452.1KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional