Mostrar el registro sencillo del ítem

Ponencia

dc.creatorCastro, Javieres
dc.creatorParra Fernández, María del Pilares
dc.creatorValencia Barrero, Manueles
dc.creatorAcosta Jiménez, Antonio Josées
dc.date.accessioned2017-10-03T10:01:06Z
dc.date.available2017-10-03T10:01:06Z
dc.date.issued2007
dc.identifier.citationCastro, J., Parra Fernández, M.d.P., Valencia Barrero, M. y Acosta, A.J. (2007). Asymmetric clock driver for improved power and noise performances. En ISCAS 2007 : IEEE International Symposium on Circuits and Systems (893-896), New Orleans, LA, USA: IEEE Computer Society.
dc.identifier.isbn1-4244-0920-9es
dc.identifier.issn0271-4302es
dc.identifier.urihttp://hdl.handle.net/11441/64957
dc.description.abstractOne of the most important sources of switching noise and power consumption in large VLSI circuits is the clock generation and distribution tree. This paper analyzes how the use of an asymmetric clock can be an important solution to reduce the switching noise generated by the global clock, with a very reduced degradation in performances and reliability. The suited sizing of clock generators and the design of asymmetric clock tree cells, show the benefits of the proposed technique, validated through a design example where a 50% of noise reduction is achieved with 10% of loss in operation frequency and no penalty, even saving, in power consumption.es
dc.description.sponsorshipMinisterio de Educación y Ciencia TEC2004-01509es
dc.description.sponsorshipJunta de Andalucía TIC2006-635es
dc.formatapplication/pdfes
dc.language.isoenges
dc.publisherIEEE Computer Societyes
dc.relation.ispartofISCAS 2007 : IEEE International Symposium on Circuits and Systems (2007), p 893-896
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.titleAsymmetric clock driver for improved power and noise performanceses
dc.typeinfo:eu-repo/semantics/conferenceObjectes
dcterms.identifierhttps://ror.org/03yxnpp24
dc.type.versioninfo:eu-repo/semantics/submittedVersiones
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Tecnología Electrónicaes
dc.contributor.affiliationUniversidad de Sevilla. Departamento de Electrónica y Electromagnetismoes
dc.relation.projectIDTEC2004-01509es
dc.relation.projectIDTIC2006-635es
dc.relation.publisherversionhttp://ieeexplore.ieee.org/document/4252779/es
dc.identifier.doi10.1109/ISCAS.2007.378050es
idus.format.extent4es
dc.publication.initialPage893es
dc.publication.endPage896es
dc.eventtitleISCAS 2007 : IEEE International Symposium on Circuits and Systemses
dc.eventinstitutionNew Orleans, LA, USAes
dc.relation.publicationplaceNew York, USAes
dc.contributor.funderMinisterio de Educación y Ciencia (MEC). España
dc.contributor.funderJunta de Andalucía

FicherosTamañoFormatoVerDescripción
Asymmetric clock driver.pdf321.2KbIcon   [PDF] Ver/Abrir  

Este registro aparece en las siguientes colecciones

Mostrar el registro sencillo del ítem

Attribution-NonCommercial-NoDerivatives 4.0 Internacional
Excepto si se señala otra cosa, la licencia del ítem se describe como: Attribution-NonCommercial-NoDerivatives 4.0 Internacional