A Micropower Log Domain FGMOS Filter

Esther O. Rodriguez-Villegas, Adoración Rueda, Alberto Yufera

Instituto de Microelectrónica de Sevilla (IMSE-CNM), Universidad de Sevilla,
Edificio CICA, c/ Tarfía s/n, 41012-SEVILLA, SPAIN.
emails: {esther, rueda, yufera}@imse.cnm.es

Abstract

In this paper, a CMOS implementation of a low voltage micropower logarithmic biquad based on Floating Gate MOS transistors (FGMOS) is presented. The translinear principle applied to the floating gate MOS transistor leads to an easy implementation of the state-space equations without using the source terminal in the loop. The voltage supply can be reduced and also there is no need of separate wells. The technique is proven in this low-band pass filter working at $1V$ with a maximum power consumption of $2\mu W$. The filter parameters can be adjusted in more than two decades, being the upper frequency around $150kHz$.

1. Introduction

The actual trend towards low voltage and low power (LV/ LP) VLSI design motivated by the increasing market demand on applications where the battery life is a limiting factor, has directed the analog designers' efforts to look for new design strategies that allow the analog cells to coexist on the same substrate along with massive digital system sharing the same voltage supply [1].

Filters are important building blocks appearing on the demanded products. Specifically, continuous-time filters processing large signals are very challenging, as they increase the dynamic range in a context where this can be seriously degraded. Log-domain filters arose in this framework as an alternative for implementing continuous-time filters in the current domain [2],[3]. Log-domain filters are circuits whose internal state is a logarithmic function of the input and output [4]. The transfer function is Externally Linear but Internally Nonlinear (ELIN) [5]. Using this approach, the capacitor voltage swings will be smaller than the input signal swings, and the supply voltage will be less restrictive. This subclass of circuits exploits the exponential characteristic of devices, which could be either BJT in the active region or MOS working in the weak inversion region. The first ones are more suitable for high frequency applications, whereas the CMOS log filters are valid in systems which do not require large time constants and therefore can handle low current levels [6]. Most circuit implementations of log-domain filters published so far do not preserve the advantages of the principle in terms of low-voltage and low-power operation, as they require separated wells for some of the transistors to preserve the linearity. Also, these wells can cause instability problems, as the leakage current is the key to the circuit's multiple operating points [7].

This paper presents a log-domain second order bandpass filter. The filter does not require separated wells for the FGMOS transistors working in the weak inversion region. It has been designed using the modified TransLinear (TL) principle for these devices which does not make use of the source terminal in the Kirchoff's law for the translinear loop [8]. The feasibility of the technique is confirmed with the design working at $1V$, and less than $2\mu W$, presenting it as a promising alternative in the context of LV/LP analog design.

2. The Filter

A: The Floating Gate MOS transistor.

The key of the circuit described along this paper is the use of the Floating Gate MOS (FGMOS) transistor. A FGMOS transistor is a MOS transistor with isolated gate capacitively coupled to the inputs in a way that it is possible to achieve a weighted sum of these inputs at the floating gate node (Fig.1). The current law for this device working in the weak inversion saturation region is given by,

$$I_{DS} = I_c + \sum_{i} w_i C_i \frac{V_i}{e^{V_i / V_T}}$$

where $V_i$ is the source voltage, $V_i$ is the voltage of the input $i$ and all the parameters have their standard meanings. The weights are defined as: $w_i = C_i / C_T$, being $C_T$ the total capacitance seen from the floating gate and $C_i$ the
capacitance from the floating gate to the input transistor terminals.

The general advantages of using Floating Gate MOS can be found along [9]. In the context of this work, the most important ones are the following. First, this transistor makes easy the programmability, thanks to be a multiple inputs device. Second, the TL principle becomes in simple TL loop avoiding the source terminal. As a consequence, a reduction of the minimum voltage drop is obtained, enabling both lower voltage supply operation and lower power consumption. The risk of instabilities generated by leakage currents are minimized, as no independent wells are necessary. Third, voltage addition can be performed in a single device. This implies strategies for sensing common mode signals can be simplified.

![Fig.1: Floating Gate MOS: (a) Capacitors model. (b) Equivalent circuit. (c) Schematic.](image)

**B: Log-domain integration with FGMOS**

Any linear filter can be described for a set of first-order differential equations of the type,

\[ \dot{x} = \alpha x + \eta x_i \]

where \( x \) represents the differential state variable, and \( x_i \) the input. The parameters \( \alpha \) and \( \eta \) are related with the filter specifications. Looking to the general formulations of logarithmic filters [4], both, the state variable, \( x \), and the input \( x_i \), are mapped into two new ones, \( y \) and \( u \). The updating relationship is exponential,

\[ x = ke^y \quad , \quad x_i = x_i e^y \]

handling the linear expression into a nonlinear equation for \( y \) and \( u \),

\[ y = \alpha + Ke^{(u - y)} \]

with \( K = \eta \kappa / \kappa \). Mapping Eq.(4) to physical magnitudes, the left hand side, \( y \), has been chosen as a current flowing through a linear capacitor, so \( y \) is proportional to the voltage difference between the terminals of the same capacitor. On the other hand, the new variables \( y \) and \( u \) can be considered as input voltages in devices whose behaviour is determined by an exponential or logarithmic law. A FGMOS transistor working in the weak inversion saturation region maps this performance. Both situations are represented in Fig. 2.

![Fig.2: Circuits for log-mapping of space variables: (a) \( x_i \), (b) \( x \).](image)

Returning to Eq.(4), the right hand side is the sum of two terms. The first one is a constant current whereas the second could be expressed as a function of the currents previously defined in Fig. 2. This is,

\[ e^{(u - y)} = \frac{l_i}{I_x} \cdot \frac{(w_B x - w_y x)}{e^{u + y}} \]

wherever the input and output transistors are equally sized. To implement Eq.(5), a circuit which output is a current proportional to the ratio between \( l_i \) and \( I_x \) is required. This is done by applying the TL principle with FGMOS described in [8]. The referenced circuit is drawn in Fig. 3. It is working as a sink current for the integrating capacitor. Adding the current, \( I_B \), the integrator is comprised. Notice that \( M_x \) transistor works as the expander, delivering the linear output signal when required.

![Fig.3: FGMOS log-domain integrator.](image)

The integrator’s equation (2) can be rewritten identifying the terms with the real magnitudes.

\[ \dot{v_c} = \frac{l_B}{C} \cdot \frac{w_B}{e^{u_C} \cdot e^{u_Y}} \cdot \frac{l_B}{C} \cdot \frac{w_B}{e^{u_C} \cdot e^{u_Y}} = \frac{l_B}{C} \cdot \frac{w_B}{e^{u_C} \cdot e^{u_Y}} \]

Eq. (6) is equivalent to a linear equation from the external
where weight \( w \) is related with input \( V \), at \( M \), transistor. The equations have been formulated under the assumption all the weights \( w_i \) have the same value. A differential version for this equation, that will be used later on, is represented in the circuit of Fig.4 (a).

C: The second order filter

The implemented second order prototype is ruled by the following state-space equations:

\[
C(\dot{I}_{1p} - \dot{I}_{1n}) = -\omega_{o1}(I_{1p} - I_{1n}) -
\]

\[
\omega_{o2}(I_{2p} - I_{2n}) + \omega_{o3}(I_{1p} - I_{1n})
\]

\[
C(\dot{I}_{2p} - \dot{I}_{2n}) = \omega_{o4}(I_{1p} - I_{1n})
\]

where \( \omega_{o1} (1=1,2,3,4) \) are the filter parameters associated to the external linear equations. These differential expressions can be easily got by substrating two single ones with the form given in eq.(2). Applying the same transformations explained in section B to both of them, gives,

\[
\frac{wC}{nU_T}(\dot{V}_{1p} - \dot{V}_{1n}) = -\omega_{o1} - \omega_{o2}(I_{2p} - I_{2n}) +
\]

\[
\omega_{o3}(I_{1p} - I_{1n})
\]

\[
\frac{wC}{nU_T}(\dot{V}_{2p} - \dot{V}_{2n}) = \omega_{o4}(I_{1p} - I_{1n})
\]

In the practical realiziation, the \textit{FGMOS} transistors have four inputs: two for signal processing, as it is shown in Fig. 3, one for common-mode control, and one for weak inversion saturation region transistor biasing and/or filter tuning. The coefficients in our filter will be given by:

\[
\omega_{oi} = \frac{wV_{cmj}}{nU_T} + \frac{wV_{cmi}}{nU_T} + \frac{wV_{cmi}}{nU_T} \quad j = [1, 2]
\]

\[
i = [1, 4]
\]

where the terms \( V_{cmj} \) come from a third input to the floating gate MOS transistor connected to the output of the common mode feedback circuit, \( V_{cm} \) is a constant and \( V_{tuni} \) are the tuning voltages, which go to a fourth input, not shown in Fig. 4.

D: The Common Mode Control

In view of the fully differential structure, a feedback (or feedforward) mechanism to control the common mode levels is needed. Also, the voltage common mode circuit will benefit the correct biasing for transistors working in the weak inversion region, and move the losses of the integrators derived from the output resistances in parallel with the integrating capacitances to very low frequencies. The block is proposed in Fig.4 (b). It is a differential amplifier with a \textit{FGMOS} input pair, one of the transistors senses the common mode signal, and the other one fixes the reference voltage. Each output, \( V_{cm}/V_{cmj} \) (which makes reference to the couple of nodes being sensed) is connected to one input of every transistor supplying current to the integrating capacitor.

\[
\begin{align*}
\text{Fig.4: (a) Fully differential realization of eq.(6). (b) Common Mode Feedback Circuit.} \\
\end{align*}
\]

E: The expander and the input stage

Once the integration is performed, the original state variables have to be restored. The block accomplishing this task appears in Fig.5 (a). It can be noted that the extra inputs are connected to a constant voltage which can also be used to adjust the signal levels. Also, although the block is operating in the current mode, it would be interesting to have a linear current/voltage conversion for testing purposes. The \textit{FGMOS} input stage in Fig. 5 (b) will be used with this aim. Despite the transistors are working in the weak inversion region, the compression executed at the input transistors scales the input signals by the capacitances relationship enabling to manager larger input signals.

\[
\begin{align*}
\text{Fig.5: (a) The expander. (b) The input stage.} \\
\end{align*}
\]
3. Results

According to what has been displayed in this paper, a second order filter has been designed. The filter's parameters are given by,

\[ \omega_o = \sqrt{\omega_o \cdot \omega_o} \quad Q = \sqrt{\frac{\omega_o}{\omega_o \cdot \omega_o}} \]

\[ H_{LP}(s) = \omega_o s^2 / \omega_o, \quad H_{BP}(s) = \omega_o s^3 / \omega_o \] (13)

The prototype which has been fabricated in a 0.35\( \mu m \) CMOS technology works at less than 1V of voltage supply with a power consumption of 2\( \mu W \). Figure 6 shows the layout, while Fig. 7 illustrates the programming range for the quality factor, cutoff frequency and gain in the bandpass transfer function. The THD is shorter than 1% for 200mV peak-to-peak input signal. The filter performance is summarized in Table 1. The power per pole and cut-off frequency for this example is below 7\( pJ \). The completed test results will be shown at the conference.

![Fig.6: Layout of the second order prototype.](image)

![Fig.7: Programming the bandpass filter.](image)

<table>
<thead>
<tr>
<th>Technology param.</th>
<th>( V_{THL}=0.5V, V_{THH}=-0.6V )</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage Supply</td>
<td>1V</td>
</tr>
<tr>
<td>Power</td>
<td>2( \mu W )</td>
</tr>
<tr>
<td>Input Capacitances</td>
<td>58pF</td>
</tr>
<tr>
<td>THD@ (( f_n = 200mV_{pp} ))= 140kHz)</td>
<td>0.9%</td>
</tr>
<tr>
<td>DR (THD&lt;1%)</td>
<td>&gt;55dB</td>
</tr>
<tr>
<td>Programming Range</td>
<td>&gt;40dB, ([1kHz, 150kHz])</td>
</tr>
<tr>
<td>Area</td>
<td>0.046( \times 10^{-6} ) mm²</td>
</tr>
</tbody>
</table>

4. Conclusions

A new low voltage / low power logarithmic integrator circuit based on FGMOS techniques has been presented. The circuit proposed exploits the translinear principle applied to floating gate MOS transistors, enabling both power supply voltage and power consumption reduction. The results obtained for a second order filter evidence that the filter works with less than 1V power supply voltage, spending less than a 1\( \mu W \) per pole. Again the use of FGMOS transistors appears as a promising technique for low power and low voltage applications.

5. References