Díaz del Río, FernandoSevillano Ramos, José LuisVicente Díaz, SaturninoJiménez Moreno, GabrielCivit Balcells, Antón2023-03-032023-03-032009Díaz del Río, F., Sevillano Ramos, J.L., Vicente Díaz, S., Jiménez Moreno, G. y Civit Balcells, A. (2009). Chrono-Scheduling; a simplified dynamic scheduling algorithm for timing predictable processors. Journal of Circuits, Systems and Computers, 18 (2), 387-406. https://doi.org/10.1142/S0218126609005137.0218-1266 (impreso)1793-6454 (online)https://hdl.handle.net/11441/143130We propose a simpler and latency-reduced instruction scheduler, called chronoscheduling algorithm, which avoids large and difficult instruction wake-up in order to reduce power consumption and latencies. The key idea of this scheduler is to extract and record all possible information about the future execution of an instruction during its issue, so as not to look for this information again and again during wait stages at the reservation stations. Therefore, an instruction can be issued with the information about at what cycle its operands must be captured and when it must be executed. The first implementation is targeted to processors that have constant latencies like many embedded microcontrollers, most vector processors without data cache, etc. Its main advantages are: no tags, no renaming, and much simpler waiting stations. When compared with classical dynamic schedulers, chrono-scheduling provides approximately the same CPI but with simpler overall circuitry and presumably higher clock speed (mainly because of its simplified stations).application/pdf20engAttribution-NonCommercial-NoDerivatives 4.0 Internacionalhttp://creativecommons.org/licenses/by-nc-nd/4.0/Computer architectureinstruction level parallelismdynamic schedulingreservation stationsreservation tablestime-predictable processorsChrono-Scheduling; a simplified dynamic scheduling algorithm for timing predictable processorsinfo:eu-repo/semantics/articleinfo:eu-repo/semantics/openAccesshttps://doi.org/10.1142/S0218126609005137