Artículo
High-Performance Time Server Core for FPGA System-on-Chip
Autor/es | Viejo Cortés, Julián
Juan Chico, Jorge Bellido Díaz, Manuel Jesús Ruiz de Clavijo Vázquez, Paulino Guerrero Martos, David Ostúa Arangüena, Enrique Cano Quiveu, Germán |
Departamento | Universidad de Sevilla. Departamento de Tecnología Electrónica |
Fecha de publicación | 2019 |
Fecha de depósito | 2020-01-16 |
Publicado en |
|
Resumen | This paper presents the complete design and implementation of a low-cost, low-footprint,
network time protocol server core for field programmable gate arrays. The core uses a carefully
designed modular architecture, which ... This paper presents the complete design and implementation of a low-cost, low-footprint, network time protocol server core for field programmable gate arrays. The core uses a carefully designed modular architecture, which is fully implemented in hardware using digital circuits and systems. Most remarkable novelties introduced are a hardware-optimized timekeeping algorithm implementation, and a full-hardware protocol stack and automatic network configuration. As a result, the core is able to achieve similar accuracy and performance to typical high-performance network time protocol server equipment. The core uses a standard global positioning system receiver as time reference, has a small footprint and can easily fit in a low-range field-programmable chip, greatly scaling down from previous system-on-chip time synchronization systems. Accuracy and performance results show that the core can serve hundreds of thousands of network time clients with negligible accuracy degradation, in contrast to state-of-the-art high-performance time server equipment. Therefore, this core provides a valuable time server solution for a wide range of emerging embedded and distributed network applications such as the Internet of Things and the smart grid, at a fraction of the cost and footprint of current discrete and embedded solutions. |
Identificador del proyecto | TIN2017-89951-P |
Cita | Viejo Cortés, J., Juan Chico, J., Bellido Díaz, M.J., Ruiz de Clavijo Vázquez, P., Guerrero Martos, D., Ostúa Arangüena, E. y Cano Quiveu, G. (2019). High-Performance Time Server Core for FPGA System-on-Chip. Electronics, 8 (5) |
Ficheros | Tamaño | Formato | Ver | Descripción |
---|---|---|---|---|
electronics-08-00528-v2.pdf | 1.048Mb | [PDF] | Ver/ | |