# Design of a 1.2-V Cascade Continuous-Time $\Sigma\Delta$ Modulator for Broadband Telecommunications Ramón Tortosa, José M. de la Rosa, Angel Rodríguez-Vázquez and Francisco V. Fernández Instituto de Microelectrónica de Sevilla – IMSE-CNM (CSIC) Ed. CICA-CNM, Avda. Reina Mercedes s/n, 41012- Sevilla, SPAIN Phone: +34 95 5056666, Fax: +34 95 5056686, E-mail: {tortosa|jrosa|angel|pacov}@imse.cnm.es Abstract – This paper presents the design of a continuous-time multibit cascade 2-2-1 $\Sigma\Delta$ modulator for broadband telecom systems. The modulator architecture has been synthesized directly in the continuous-time domain instead of using a discrete-to-continuous time transformation. This method results in a more efficient modulator in terms of noise shaping, power consumption and sensitivity to circuit element tolerances. The design of the circuit, realized in a 0.13 $\mu$ m CMOS technology, is based upon a top-down CAD methodology which combines simulation and statistical optimization at different levels of the modulator hierarchy. The estimated power consumption is 60mW from a 1.2-V supply voltage when clocked at 240MHz. Simulation results show 80-dB effective resolution within a 20-MHz signal bandwidth. $^{\dagger 1}$ ## I. INTRODUCTION Modern broadband telecommunication applications, like Very high-rate Digital Subscriber Line (VDSL) and Power Line Communication (PLC), demand Analog-to-Digital Converters (ADCs) targeting 12-14bit resolution at conversion rates of 40-80 MSamples/second (MS/s). Traditionally, these specifications have been achieved with Nyquist-rate ADCs, using pipeline or folding/interpolation topologies, because of the prohibitive sampling frequencies required by $\Sigma\Delta$ Modulators ( $\Sigma\Delta$ Ms) [1]. However, in the last few years, the use of Continuous-Time (CT) instead of Discrete-Time (DT) circuit techniques are making possible for $\Sigma\Delta$ Ms to digitize (1-15 MHz) signals with 11-14 bit resolution [2]-[4]. In spite of achieving potentially faster operation with lower power consumption, CT $\Sigma\Delta Ms$ are more sensitive than DT $\Sigma\Delta Ms$ to some circuit errors, namely: clock jitter and technology parameter variations [5]. The latter are specially critical for the realization of cascade architectures what explains the very few Integrated Circuits (ICs) reported up to now [4]. Recent studies demonstrate that more efficient cascade CT $\Sigma\Delta Ms$ can be synthesized by using a direct synthesis method [6]. This method allows to reduce the number of analog components and to efficiently place the zeroes/poles of the noise transfer function, thus yielding to more robust architectures than using a DT-to-CT transformation [7]. This paper reports the design and electrical implementation of a cascade CT $\Sigma\Delta M$ . The modulator architecture comprises three stages. The first two stages are a second-order topology whereas the last stage uses a first-order loop filter. All stages include 4-bit internal quantization and Non-Return-to-Zero (NRZ) Digital-to-Analog Converter DAC in order to attenuate the clock jitter [8]. The modulator has been synthesized directly in the continuous-time domain and no calibration is used to compensate for mismatch and element tolerances. Circuit design, realized in a 0.13µm CMOS technology and nominal 1.2-V supply voltage, has been optimized from system-level to building-block level in order to achieve the required specifications with minimum power dissipation. Simulation results demonstrate that the presented circuit can digitize 20-MHz signals with 13-bit resolution when clocking at 240MHz. ## II. DESIGN CONSIDERATIONS The modulator in this paper was designed to cope with an effective resolution over 12bit within a 20-MHz signal bandwidth. Ideally, these specifications can be achieved by different combinations of modulator order, L, number of bits of the internal quantizer(s), B, and oversampling ratio, M. However, in practice, there are some important limiting factors precluding from using some $\{L, B, M\}$ triades. These limitations impose the following design constraints: - High-order single-loop topologies may not be feasible for the mentioned specifications because of stability issues. For that reason, only cascade architectures made up of second-order and first-order stages were considered. - High values of B force to use linearization techniques [3] or digital calibration [2] in order to control the nonlinearity of the DAC used in the modulator feedback loop. - Large values of M lead to unfeasible sampling frequencies in terms of power consumption. - Last but not least, clock jitter is an ultimate limiting error that has to be addressed from the very beginning of the design process. In fact, as demonstrated in [8], the in-band noise power caused by jitter error can be minimized by proper selection of B, the sampling frequency, f<sub>s</sub> and the modulator loop filter. Taking into account the considerations mentioned above, an exhaustive exploration of different $\Sigma\Delta M$ loop filters was done using SIMSIDES [10] in order to find out the optimum $\{L, B, M\}$ triade in terms of power consumption, distribution of the Noise Transfer Function (NTF) zeroes and insensitivity to clock jitter. As a result, the fifth-order (L=5) cascade $\Sigma\Delta M$ , conceptually shown in Fig.1, was selected. It consists of a 2-2-1 topology, clocked at $f_s=240\,\mathrm{MHz}$ (M=6), with B=4 and NRZ DAC in all stages in order to minimize the <sup>†1.</sup> This work has been supported by the Spanish Ministry of Science and Education (with support from the European Regional Development Fund) under contract TEC 2004 01752/MIC effect of jitter, that according to [8], must be below 3ps rms. The modulator in Fig. 1 can be synthesized from an equivalent DT $\Sigma\Delta M$ . However, in order to get a functional CT $\Sigma\Delta M$ while keeping the Cancellation Logic (CL) of the original DT $\Sigma\Delta M$ , every state variable and DAC output must be connected to every integrator input of later stages [7]. The number of integrating paths, and hence of analog components, can be reduced if the whole cascaded $\Sigma\Delta M$ is directly synthesized in the CT domain as proposed in [6]. In this paper we have selected the latter methodology, which does not only take into account the single-stage loop filter transfer functions $(F_{ii})$ , but also the inter-stage loop filter transfer functions $(F_{ij}, i \neq j)$ . The latter, defined as the transfer function from $y_i$ to the j-th quantizer (see Fig.1), are continuous-time integrating paths appearing only when the modulator stages are connected to form the cascaded $\Sigma\Delta M$ and must be included in the synthesis methodology to obtain a functional modulator with minimum number of inter-stage paths. For the modulator in this paper, the following $F_{ij}$ were synthesized: $$\begin{split} F_{11}(s) &= \frac{b_{11}s + b_{10}}{(s^2 + \omega_{p1}^2)} \quad F_{22}(s) = \frac{b_{21}s + b_{20}}{(s^2 + \omega_{p2}^2)} \quad F_{33}(s) = \frac{b_{30}}{s} \\ F_{13}(s) &= \frac{b_{10}b_{20}b_{30}}{s(s^2 + \omega_{p1}^2)(s^2 + \omega_{p2}^2)} \quad F_{23}(s) = \frac{b_{20}b_{30}}{s(s^2 + \omega_{p2}^2)} \end{split} \tag{1}$$ where $T_s=1/f_s$ is the sampling period and $\omega_{p1,2}$ are the pole frequencies. Coefficients $b_{ij}$ in (1) are found through an iterative simulation-based process that – starting from nominal values required to place the zeroes of the corresponding NTF – optimizes the modulator performance in terms of dynamic range and stability. For this purpose, these coefficients are varied in a range of up to $\pm 20\%$ around their nominal values in order to achieve the maximum Signal-to-Noise Ratio (SNR) while keeping stability. The partial CL transfer functions can be calculated from (1) [6]: $$\begin{split} CL_1 &= z^{-1}(n_{14} + n_{13}z^{-1} + n_{12}z^{-2} + n_{11}z^{-3} + n_{10}z^{-4}) \\ CL_2 &= z^{-1}(n_{22} + n_{21}z^{-1} + n_{20}z^{-2}) \cdot (1 - 2\cos(T_s\omega_{p1})z^{-1} + z^{-2}) \\ CL_3 &= (1 - 2\cos(T_s\omega_{p1})z^{-1} + z^{-2}) \cdot (1 - 2\cos(T_s\omega_{p2})z^{-1} + z^{-2}) \end{split} \tag{2}$$ where coefficients $n_{ij}$ are given by: Figure 1. Conceptual diagram of the 2-2-1 modulator. $$\begin{split} n_{10} &= n_{14} = \frac{-b_{10}b_{20}b_{30}}{\omega_{p1}^{3}\omega_{p2}^{3}(\omega_{p2}^{2} - \omega_{p1}^{2})} \cdot \\ &[T_{s}(\omega_{p1}\omega_{p2}^{3} - \omega_{p1}^{3}\omega_{p2}) + \omega_{p1}^{3}\sin(T_{s}\omega_{p2}) - \omega_{p2}^{3}\sin(T_{s}\omega_{p1})] \\ n_{11} &= n_{13} = \frac{-2b_{10}b_{20}b_{30}}{\omega_{p1}^{3}\omega_{p2}^{3}(\omega_{p2}^{2} - \omega_{p1}^{2})} \cdot \\ &[(T_{s}(\omega_{p2}\omega_{p1}^{3} - \omega_{p2}^{3}\omega_{p1})(\cos(T_{s}\omega_{p1}) + \cos(T_{s}\omega_{p2}))) + \\ &+ \omega_{p2}^{3}\sin(T_{s}\omega_{p1})(1 + \cos(T_{s}\omega_{p2})) - \omega_{p1}^{3}\sin(T_{s}\omega_{p2})(1 + \cos(T_{s}\omega_{p1}))] \\ n_{12} &= \frac{-2b_{10}b_{20}b_{30}}{\omega_{p1}^{3}\omega_{p2}^{3}(\omega_{p2}^{2} - \omega_{p1}^{2})} \cdot \\ &[T_{s}(\omega_{p1}\omega_{p2}^{3} - \omega_{p1}^{3}\omega_{p2})(1 + 2\cos(T_{s}\omega_{p1})\cos(T_{s}\omega_{p2})) + \\ &+ \omega_{p1}^{3}\sin(T_{s}\omega_{p2})(1 + 2\cos(T_{s}\omega_{p1})) - \omega_{p2}^{3}\sin(T_{s}\omega_{p1})(1 + 2\cos(T_{s}\omega_{p2}))] \\ n_{20} &= n_{22} &= \frac{-b_{20}b_{30}}{\omega_{p2}^{3}}[Sin(T_{s}\omega_{p2}) - T_{s}\omega_{p2}\cos(T_{s}\omega_{p2})] \\ n_{21} &= \frac{-2b_{20}b_{30}}{\omega_{p2}^{3}}[Sin(T_{s}\omega_{p2}) - T_{s}\omega_{p2}\cos(T_{s}\omega_{p2})] \end{split}$$ ## III. MODULATOR IMPLEMENTATION Fig.2 shows the conceptual circuit implementation of the modulator<sup>†2</sup>. An RC-active front-end integrator is chosen for its better linearity whereas the rest of integrators are Gm-C [2][3]. The 4-bit quantizers were implemented using a flash ADC made up of a resistive ladder and 15 regenerative comparators. DACs were implemented by current-steering topologies. An extra feedback branch between the output and the input to the quantizer (DAC<sub>2</sub> in Fig.2) and two D-latches is †2. Although the modulator has been implemented using fully-differential circuitry, a single-ended schematic is shown here for the sake of simplicity. employed in the first two stages in order to compensate for the effect of excess loop delay [2]. The first two stages are formed by a resonator which has its poles placed at an optimum position, minimizing NTF in the signal bandwidth, $B_w$ [9]. Resistor variations can be tuned out using a combination of a discrete rough tuning of the resistors $(R_{in} \text{ and } R_r)$ and a continuous fine tuning of the transconductors $k_{ff1}$ and $k_{g1}$ . This tuning can be also used to cancel the effect of finite Gain-Bandwidth product (GB) of the front-end opamp, due to the fact that this error can be modelled as an integrator gain error [3]. All the other transconductors can be tuned in order to keep the time constant $C/g_m$ unchanged over C variations. Table I. sums up the outcome of the optimization process—entirely done in the CT domain as described in previous section. This table includes the values of loop filter coefficients, $k_i$ (implemented as transconductances) as well as the capacitances, $C_i$ , and resistances, $R_i$ used in the modulator. The modulator was high-level sized, i.e, the system-level specifications (12-bit@20-MHz) were mapped onto building-block specifications using statistical optimization for design parameter selection and behavioral simulation for evaluation [10]. The result of this sizing process is summarized in Table II, showing the maximum (minimum) values of the circuit error mechanisms that can be tolerated in order to fulfil the required modulator performance. The data in this table are the starting point of the electrical design described in next section. ## IV. DESIGN OF THE MAIN BUILDING BLOCKS The modulator has been designed in a $0.13\mu m$ 1-poly 8-metal logic CMOS process. Metal-insulator-Metal capacitors were used because of their good matching and linearity properties. The estimated power dissipation is 60mW from a single TABLE I. Loop filter coefficients of the $\Sigma\Delta M$ | $R_{in} = R_{fb} = 1 \mathrm{k}\Omega \; ; R_{r1} = 5 \mathrm{k}\Omega \; ,$ | | | |-------------------------------------------------------------------------------|----------------------------------|--| | $C_1 = C_3 = 6 \text{ pF}$ | | | | $C_2 = 2.25 \mathrm{pF}$ $C_4 = C_5 = 0.75 \mathrm{pF}$ | | | | $k_{g1} = 500 \ \mu\text{A/V}$ | $k_{in2} = 800 \ \mu \text{A/V}$ | | | $k_{g3} = k_{g5} = k_{ff1} = k_{ff3} = k_{in3} = 200 \mu\text{A/V}$ | | | | $k_{g2} = k_{g4} = k_{r2} = k_{ff2} = 100 \mu\text{A/V}$ | | | | $k_{ff0} = 158 \mu \text{A/V}$ | | | TABLE II. HIGH-LEVEL SIZING OF THE $\Sigma\Delta M$ | Front-end opamp | | | |------------------------------|----------|--| | GB | >580 MHz | | | DC Gain | >68 dB | | | Phase Margin | >60° | | | Parasitic Input Capacitance | <0.4 pF | | | Parasitic Output Capacitance | <0.5 pF | | | Diff. Output Swing | >0.5 V | | | Transconductors | | | | DC Gain | >50 dB | | | Diff. Input Amplitude | 0.3 V | | | Diff. Output Amplitude | 0.3 V | | | Third-order non-linearity | >56 dBV | | 1.2-V supply voltage. The $\Sigma\Delta M$ building blocks were conveniently selected and sized according to the system-level specifications. Among the others, the most critical subcircuits are the opamps and the transconductors, described below. ## A. Front-end operational amplifier Fig. 3 shows the schematic of the front-end operational amplifier together with its common-mode feedback circuit. It is a fully differential telescopic cascode topology with gain boosting. Note that p-type input scheme has been considered in order to cancel the body effect in PMOS devices – one of the mechanisms for substrate noise coupling. One of the major limitations of this topology is the output swing. However, this is not a problem in this modulator where proper system-level design reduces the front-end integrator output signal range to 0.3V. Table III sums up the simulated performance of the circuit. ## B. Transconductors One of the main limitations in open-loop Gm-C integrators is their poor linearity. In order to tackle this problem, the transconductor shown in Fig.4, based on a quadratic term cancellation, is proposed. High-speed operation is achieved by using only feed-forward paths and by adding capacitors ( $C_{ff}$ ) which introduces a high frequency zero that extends the frequency range of operation. This transconductor can be turned through the bias current, $I_{tune}$ . In order for the tuning to be effective, each transconductance in the modulator is formed by a parallel connection of unitary transconductors of $100\mu\text{A/V}$ each. Multiple MonteCarlo simulations have been done during the design process in order to take into account the impact of mismatch on the linearity of this circuit. Table IV shows a summary of the electrical performance. Figure 3. Front-end operational amplifier. TABLE III. ELECTRICAL PERFORMANCE OF THE FRONT-END OPAMP | GB | 600 MHz | |------------------------------|---------| | DC Gain | 71 dB | | Phase Margin | 80° | | Parasitic input capacitance | 0.36 pF | | Parasitic output capacitance | 0.4 pF | | Differential output swing | 0.7 V | | Power consumption | 20mW | Figure 4. Transconductor schematic. ## V. SIMULATION RESULTS The modulator was simulated considering the electrical performance described above. As an illustration, Fig.5 shows the output spectrum for an input sinewave of -6.5-dBV amplitude and 1.76-MHz frequency. The maximum Signal-to-(Noise+Distortion) Ratio (SNDR) is 80 dB ( $\cong$ 13 bits). In addition to the design issues discussed in previous sections, the effect of circuit tolerances and component mismatch, especially critical in cascade CT $\Sigma\Delta$ Ms, has been taken into account. The first one can be controlled in this circuit by using tuning of time constants. However mismatch error still remains. In order to evaluate the impact of this error on the performance of the modulator, maximum values of mismatch were estimated for a 0.13µm CMOS technology. The results of this analysis are shown in Fig.6 where the *SNR* is represented as a function of the standard deviation of the transconductances $(\sigma_{em})$ and capacitances $(\sigma_C)$ . For each point of these surfaces, TABLE IV. ELECTRICAL PERFORMANCE OF THE TRANSCONDUCTOR | DC Gain | 58 dB | |---------------------------------------------------------|--------| | Diff. Input Amplitude | 0.3 V | | Diff. Output Amplitude | 0.3 V | | HD3 | -57 dB | | Transconductance standard deviation, $\sigma_{g_m}/g_m$ | <1.5% | | Power consumption | 350µW | Figure 5. Output spectrum of the modulator. Figure 6. Effect of mismatch on the SNR. a MonteCarlo analysis of 150 simulations was carried out. The value of the *SNR* represented in the vertical axis of Fig.6 is obtained by 90% of the simulations for each case of $\sigma_{gm}$ and $\sigma_C$ . Note that even in the worst-case mismatch, the resolution is above the specified (74-dB). ### CONCLUSIONS The design of a 1.2-V, 0.13μm CMOS 13-bit@20-MHz cascade CT-ΣΔM has been presented. The modulator architecture has been directly synthesized in the continuous-time domain, thus optimizing their performance in terms of circuit complexity, power consumption and sensitivity with respect to mismatch. In the time of writing this paper, the circuit is being laid out for fabrication and it is expected that measured results will be available at the symposium. ### REFERENCES - A. Rodríguez-Vázquez, F. Medeiro and E. Janssens (Editors): CMOS Telecom Data Converters. Kluwer. 2003. - Telecom Data Converters. Kluwer, 2003. S. Yan, E. Sánchez-Sinencio: "A Continuous-Time ΣΔ Modulator With 88-dB Dynamic Range and 1.1-MHz Signal Bandwidth". IEEE Journal of Solid-State Circuits, pp. 75-86, January 2004. - [3] S. Patón, A. Di Giandoménico, L. Hernández, A. Wiesbauer, T. Pötscher and M. Clara: "A 70-mW 300-MHz CMOS Continuous-Time ΣΔ ADC With 15-MHz Bandwidth and 11 Bits of Resolution". IEEE Journal of Solid-State Circuits, pp. 1056-1063, July 2004. - nal of Solid-State Circuits, pp. 1056-1063, July 2004. [4] L. J. Breems, R. Rutten and G. Wetzker: "A Cascaded Continuous-Time ΣΔ Modulator with 67dB Dynamic Range in 10-MHz Bandwidth". IEEE Journal of Solid-State Circuits, pp. 2152-2160, December 2004. - [5] J.A. Cherry and W.M. Snelgrove: Continuous-Time Delta-Sigma Modulators for High-Speed A/D Conversion. Kluwer, 2000. - [6] R. Tortosa, J.M. de la Rosa, A. Rodríguez-Vázquez and F.V. Fernández: "A Direct Synthesis Method of Cascaded Continuous-Time Sigma-Delta Modulators". Proc. of the 2005 International Symposium on Circuits and Systems, pp. 5585-5588, May 2005. - [7] M. Ortmanns, F. Gerfers, and Y. Manoli: "On the Synthesis of Cascaded Continuous-Time Sigma-Delta Modulators". Proc. of the 2001 IEEE Int. Symposium on Circuits and Systems, pp. 419-422, May 2001. - IEEE Int. Symposium on Circuits and Systems, pp. 419-422, May 2001. [8] R. Tortosa, J.M. de la Rosa, A. Rodríguez-Vázquez and F.V. Fernández: "Analysis of Clock Jitter Error in Multibit Continuous-Time ΣΔ Modulators With NRZ Feedback Waveform". Proc. of the 2005 International Symposium on Circuits and Systems, pp. 3103-3106, May 2005 - [9] R. Schreier: "An Empirical Study of High-Order Single-Bit Delta-Sigma Modulators". *IEEE Trans. on Circuits and Systems-II*, pp. 461-466, August 1993. - [10] J. Ruiz-Amaya, J.M. de la Rosa, F.V. Fernández, F. Medeiro, R. del Río, B. Pérez-Verdú and A. Rodríguez-Vázquez: "High-Level Synthesis of Switched-Capacitor, Switched-Current and Continuous-Time ΣΔ Modulators Using SIMULINK-Based Time-Domain Behavioral Models". IEEE Trans. on Circuits and Systems-I: Regular Papers, pp. 1795-1810, September 2005.