



# Article Class AB Voltage Follower and Low-Voltage Current Mirror with Very High Figures of Merit Based on the Flipped Voltage Follower

Jaime Ramírez-Angulo <sup>1,\*</sup>, Anindita Paul <sup>2</sup>, Manaswini Gangineni <sup>3</sup>, Jose Maria Hinojo-Montero <sup>4</sup> and Jesús Huerta-Chua <sup>1</sup>

- <sup>1</sup> Electronic Engineering Department, Instituto Tecnologico Superior de Poza Rica, Poza Rica 93230, Mexico
- <sup>2</sup> Department of Computer Science and Electronics, Morehead State University, Morehead, KY 40351, USA
- <sup>3</sup> Klipsch School of Electrical and Computer Electrical Engineering, New Mexico State University, MSC 3-O, P.O. Box 30001, Las Cruces, NM 88003-8001, USA
- <sup>4</sup> Department of Electronic Engineering, University of Seville, 41092 Seville, Spain
- \* Correspondence: jramirezangulo@gmail.com; Tel.: +1-915-474-4388

**Abstract:** The application of the flipped voltage follower to implement two high-performance circuits is presented: (1) The first is a class AB cascode flipped voltage follower that shows an improved slew rate and an improved bandwidth by very large factors and that has a higher output range than the conventional flipped voltage follower. It has a small signal figure of merit FOM<sub>SS</sub> = 46 MHz pF/ $\mu$ W and a current efficiency figure of merit FOM<sub>CE</sub> = 118. This is achieved by just introducing an additional output current sourcing PMOS transistor (P-channel Metal Oxide Semiconductor Field Effect Transistor) that provides dynamic output current enhancement and increases the quiescent power dissipation by less than 10%. (2) The other is a high-performance low-voltage current mirror with a nominal gain accuracy better than 0.01%, 0.212  $\Omega$  input resistance, 112 G $\Omega$  output resistance, 1 V supply voltage requirements, 0.15 V input, and 0.2 V output compliance voltages. These characteristics are achieved by utilizing two auxiliary amplifiers and a level shifter that increase the power dissipation just moderately. Post-layout simulations verify the performance of the circuits in a commercial 180 nm CMOS (Complementary Metal Oxide Semiconductor) technology.

Keywords: buffer; flipped voltage follower; CMOS analog integrated circuits; current mirror

# 1. Introduction

Two of the basic building blocks of analog integrated circuits are the voltage follower and the current mirror. The conventional common-drain amplifier or voltage follower (denoted here as  $CONV_VF$ ) [1–3] of Figure 1a has been used for many years as a buffer due to its infinite input resistance, medium-low output impedance  $R_{out} = 1/g_m$  (in the order of tens of kΩs) close to the unity voltage gain, and relatively high bandwidth BW =  $g_m/(2\pi C_L)$ . The flipped voltage follower of Figure 1b [4] is an improved voltage follower that uses local negative feedback to provide lower output resistance  $R_{out} = 1/[g_m(g_m r_o)] = 1/(g_m A)$ (hundreds of  $\Omega$ ), where C<sub>L</sub> is the load capacitance, g<sub>m</sub> and r<sub>o</sub> are the transconductance gain and output resistance, and  $A = g_m r_0$  is the intrinsic gain of the MOS transistor. The basic Flipped Voltage Follower(FVF) version of Figure 1b (denoted here as CONV\_FVF) suffers the serious limitation that it has a very low peak-to-peak output swing Voswingpp, which is independent of the supply voltage and given by  $V_{oswingpp} = V_{TH} - V_{DSsat}$  (where  $V_{TH}$  is the threshold voltage and  $V_{DSsat}$  is the drain-source saturation voltage of  $M_{FVF}$ ). It operates in class A with a peak positive output current and positive slew rate limited by the bias current  $I_{\text{bias}}$  to a value  $SR^+ = I_{\text{bias}}/C_L$ . Several versions of the flipped voltage follower have been reported with improved output range and lower output resistance. For example, the cascode FVF (denoted here as CONV\_CSCFVF) shown in Figure 1c and



Citation: Ramírez-Angulo, J.; Paul, A.; Gangineni, M.; Hinojo-Montero, J.M.; Huerta-Chua, J. Class AB Voltage Follower and Low-Voltage Current Mirror with Very High Figures of Merit Based on the Flipped Voltage Follower. *J. Low Power Electron. Appl.* **2023**, *13*, 28. https://doi.org/10.3390/ jlpea13020028

Academic Editor: Orazio Aiello

Received: 20 March 2023 Revised: 19 April 2023 Accepted: 20 April 2023 Published: 24 April 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). reported in [5] uses an additional branch with a cascode transistor  $M_{CAS}$  that increases the local feedback loop gain and provides even lower output resistance by a factor  $A = g_m r_o$  so that, in this circuit,  $R_{out} = 1/[g_m(g_m r_o)^2] = 1/[g_m A^2]$  (on the order of tens of  $\Omega$ s). It also has an increased output swing, which is dependent on the supply voltage and given by  $V_{outswingpp} = V_{DD} - (V_{GS} + V_{DSsat}) = V_{DD} - V_{TH} - 2V_{DSsat}$ . The cascode FVF of Figure 1c (denoted here as CONV\_CSCFVF) is a class A circuit with a positive slew rate seriously limited by the bias current to a value: SR<sup>+</sup> = I<sub>bias</sub>/C<sub>L</sub>. Class AB versions of the FVF have also been reported [6–9] to overcome this limitation to a certain degree.



Figure 1. (a) Conventional voltage follower, (b) basic FVF, and (c) cascode FVF.

The low-voltage cascode current mirror of Figure 2a (denoted here as CN\_CS\_CM) has been used for many years as a high-bandwidth linear current amplifier. It has a moderately low input resistance  $R_{in} = 1/g_m$  (on the order of tens of kΩs), moderately high output resistance  $R_{out} = r_o(g_m r_o) = r_o A$  (on the order of tens of MΩs), high linearity, low gain error, low output compliance voltage ( $V_{outmin} = 2V_{DSSat}$ ), and moderate input voltage requirements  $V_{in} = V_{GS} = V_{TH} + V_{Dssat}$ . A simple rearrangement of the circuit of Figure 2a is shown in Figure 2b. It injects the input current source  $I_{in}$  at the source of the cascode transistor  $M_{1C}$  (node  $V_x$ ) instead of at its drain (node  $V_y$ ). This reduces the input voltage requirements from  $V_{GS}$  to  $V_{DSsat}$  and leads to a reduction in the input resistance by a factor A from  $R_{in} = 1/g_m$  to  $R_{in} = 1/[g_m(g_m r_o)] = 1/[g_m A]$ . Notice that, in this circuit, the input transistors  $M_1$  and  $M_{1C}$  form a flipped voltage follower with a constant input voltage  $V_{cn}$  at the gate of  $M_{1C}$  and the current input signal  $I_{in}$  injected at the output terminal of the FVF (node  $V_x$ ). In spite of the improvement in the mirror characteristics, this modification

suffers from a non-linear current mirror gain resulting from lambda effect and unequal drain source voltages in the input and output transistors  $M_1$  and  $M_2$  of the current mirror. This is due to the fact that the cascode input and output transistors  $M_{1C}$  and  $M_{2C}$  have unequal drain currents which cause their gate-source voltages to be different. The gate source voltages of  $M_{1C}$  and  $M_{2C}$  determine the drain-source voltages of  $M_1$  and  $M_2$  and the linearity of the mirror. This effect can be greatly mitigated in a BiCMOS process by replacing the cascode transistors by bipolar transistors.



**Figure 2.** (a) Conventional cascode current mirror and (b) FVF-based low-voltage cascode current mirror with reduced input impedance.

In this paper, the authors introduce two improved circuits based on the flipped voltage follower: (1) a power-efficient class AB cascode FVF (denoted here as HP\_CSCFVF) with high swing, very low output resistance, and essentially higher small signal and large signal figures of merit than previously reported AB FVF versions and (2) a low-voltage high-performance cascoded current mirror (denoted here as HP\_CS\_CM) with much lower input resistance and much higher output resistance than the conventional current mirror and highly linear gain. The proposed circuits are described in Section 2. Section 3 shows the post-layout simulation results that verify the high-performance characteristics of the proposed circuits, and Section 4 provides the conclusions.

## 2. Proposed Circuits

2.1. High-Performance Class AB Voltage Follower HP\_CSCFVF

2.1.1. Description

Figure 3 shows the scheme of the proposed class AB high-performance cascode FVF (HP\_CSCFVF). It is a modification of the class A cascode FVF reported in [5] and is shown

in Figure 1c. It includes an additional branch with a PMOS transistor  $M_{source}$  that provides efficient class AB operation.  $M_{source}$  has a small quiescent current  $I_{Qsource}$ , but it can inject positive output currents  $I_{out}$  into the load  $C_L$ , which are much larger than  $I_{Qsource}$ . On the other hand, transistor  $M_{sink}$  can sink very large negative load currents (also much larger than the quiescent current of  $M_{sink}$  given by  $I_{Qsink} = I_{Qsource} + I_{bias}$ ), as is discussed below. The biasing branch has two diode-connected PMOS transistors  $M_b$  and  $M_{bC}$ . Based on replica biasing, this branch sets the voltage  $V_y$  to a value  $V_y = V_{DD} - V_{SGb}$  and the gate voltage of  $M_{source}$  to a value  $V_g = V_y + V_{bat}$ , where  $V_{bat} = I_{bat}R_{bat}$ . The values of  $I_{bat}$  and  $R_{bat}$  are selected so that  $V_{bat}$  has an approximate value  $V_{bat} = V_{SDsat} = 0.1$  V. In this case, the quiescent voltage  $V^Q_{SGsource} = V_{SGb} - V_{SDsat} \approx V_{TH}$  close to the threshold voltage of  $M_{source}$ . This quiescent source-gate voltage sets a relatively small quiescent current  $I_{Qsource}$  in  $M_{source}$ , which is independent of the supply voltage. A capacitor  $C_{bat}$  forms a high-pass filter with  $R_{bat}$  and  $C_{bat}$ . This is used to transfer fast transient variations from  $V_x$  to the gate  $V_g$  of  $M_{source}$ .



Figure 3. High-performance class AB cascode FVF.

## 2.1.2. Class AB Operation of Proposed Voltage Follower

For positive input voltage variations in  $V_{in}$ , the output voltage  $V_{oHPCSC}$  increases, and the gate voltage  $V_x$  of  $M_{sink}$  decreases. The current in  $M_{sink}$  decreases (and eventually turns off) and the dynamic changes in  $V_x$  are transferred to  $V_g$  by  $C_{bat}$  to the gate of  $M_{source}$ . The decrease in  $V_g$  causes the current  $I_{source}$  of  $M_{source}$  to increase, providing a positive output current  $I_{out}$  that can be significantly larger than the quiescent current  $I_{Qsource}$  of  $M_{source}$  (in the design described in Section 3,  $I_{Qsource}$  has a value  $I_{Qsource} = 7 \mu A$ ). For negative input voltages, the output voltage decreases, and  $V_x$  increases. This increases the current  $I_{sink}$ and provides a large negative output current  $I_{out}$  that can be much larger than the quiescent current  $I_{Qsink}$  of  $M_{sink}$ . The FVFs in Figures 1b,c and 3 use an RC compensation network formed by  $C_c$  and  $R_c$  for the local feedback loop. These elements provide a dominant pole and a high-frequency zero at  $V_x$  that approximately match the output pole of the open loop gain  $\omega_{pout} = g_{mFVF}/C_L$  at the output node  $V_{oHPCSC}$ . This allows FVF circuits to significantly improve their bandwidth with respect to the conventional voltage follower of Figure 1a. This simple but effective FVF compensation and bandwidth extension technique was reported in [10].

#### 2.2. *High-Performance Low-Voltage Current Mirror (HP\_CS\_CM)*

The scheme of the proposed low-voltage high-performance current mirror (HP\_CS\_CM) is shown in Figure 4a. It is a modified version of the FVF current mirror of Figure 2b that includes two auxiliary amplifiers  $A_{SEinvfcamp}$  with gain  $A_{aux}$  and a level shifter FVF<sub>levelshifter</sub>.

The transistor level implementation of the auxiliary amplifiers and the level shifter is shown in Figure 4b. Each of the amplifiers form local negative feedback loops with the cascode transistors  $M_{1C}$  and  $M_{2C}$ . They boost their effective gain by the gain  $A_{aux} = (g_m r_o)^2 = A^2$ of the auxiliary amplifiers. They are implemented in Figure 4b using single-ended folded cascode inverting amplifiers formed by  $M_{FCA1}$  and  $M_{CA1}$  and by  $M_{FCA2}$  and  $M_{CA2}$ . A modified flipped voltage follower is used to generate a very-low-impedance node V<sub>G</sub> that operates as the signal ground (or reference node) for the input common source transistors M<sub>FCA1</sub> and M<sub>FCA2</sub> of the auxiliary amplifiers. Transistors M<sub>BAT</sub>, M<sub>FCA1</sub>, and M<sub>FCA2</sub> have the same W/L dimensions, the same quiescent current, and quiescent gate-source voltages. For this reason, the negative feedback loops of the auxiliary amplifiers shown in Figure 4a,b cause the gate voltages  $V_{refX}$ ,  $V_X$ , and  $V_{XP}$  to have the same value. This results in equal drain-source voltages of the input and output mirror transistors and leads to a highly linear and accurate current mirror gain. On the other hand, the large gain boosting of the cascode transistors  $M_{1C}$  and  $M_{2C}$  provided by the folded cascode auxiliary amplifiers leads to an extremely low input resistance  $R_{in} = 1/(g_m A^3)/2$ , which is lower by a factor of  $A_{aux} = A^2/2$ than the input resistance of the FVF mirror of Figure 2b and to an extremely high output resistance  $R_{out} = r_0 A^3$  that is higher by the same factor  $A_{aux}$  than the output resistance of the mirrors of Figure 2. The value of  $V_{refX}$  (selected by the designer) sets the input voltage requirement  $V_{in}$  of the mirror. It must be higher than  $V_{DSsat}$  in order to keep the input and output mirror transistors in saturation. In the proposed design, V<sub>refX</sub> was selected to have a value  $V_{refX}$  = 0.15 V, but it can also have been lower since input and output transistors had a value  $V_{DSat} = 0.06$  V in the design discussed in Section 3. Remarks: (1) The FVF level shifter is a modified version of the basic FVF (or CONV\_FVF). It has a resistor R in series with transistor  $M_{BFVF}$ . This resistor R in Figure 4a is used to generate a voltage drop that pulls down the voltage at node  $V_z$  and allows transistor  $M_{BAT}$  to have enough drain-source ( $V_{DS} > V_{DSSat}$ ) voltage to operate in saturation. (2) The implementation of the auxiliary amplifiers using folded cascode amplifiers with a floating virtual ground node  $V_G$  in which the nominal voltage is set by the designer has the purpose of reducing the supply requirements of the circuit. (3) A distinctive characteristic of the proposed mirror is that the modified FVF with resistor R allows the quiescent value of  $V_{G}$  to be set to a value that is convenient to minimize the supply voltage and the input voltage requirements of the circuit. It also allows M<sub>BAT</sub> to be maintained in saturation. Previous implementations of mirrors with auxiliary amplifiers (i.e., the regulated cascode mirrors discussed in [1]) required the source of the auxiliary amplifier's input transistors to be connected to one of the supply rails and does not allow the supply requirements to be minimized or  $V_{in}$ to be set. (4) If required, the gain  $A_{aux}$  of the auxiliary amplifiers can be further boosted from a value  $A_{aux} = A^2/2$  in the circuit of Figure 4b to a value  $A_{aux} = A^3/2$  by utilizing double-cascoded auxiliary amplifiers. This would also boost the output impedance by an additional factor A/2 and decrease the input impedance of the mirror by the same factor. (5) The local negative feedback loops formed by the auxiliary amplifiers have only one high-impedance node at  $V_{Y}$  and  $V_{YP}$ . Compensation elements  $R_c$  and  $C_c$  are used to generate a dominant pole (and a zero) at these nodes. This is in order to compensate these loops and to prevent instability. (6) In order to reduce power dissipation, the auxiliary amplifiers and the FVF level shifters are biased with currents I<sub>bias</sub>/k, which is a factor k times smaller than the bias current  $I_{bias}$  of the input and output mirror transistors  $M_1$ and  $M_2$ . In the proposed design, a value k = 10 was used. This lead to a total quiescent current and power dissipation of the proposed mirror that is only 25% higher than the power dissipation of the mirrors of Figure 2. (7) The proposed current mirror can be easily transformed into a class AB mirror using the techniques reported in [11].



**Figure 4.** (a) Scheme of the proposed low-voltage high-performance current mirror, (b) transistor level implementation and biasing circuit, and (c) implementation of resistor R, cascode current source I<sup>\*</sup>bias and simple current sources I<sub>bias</sub>.

## 3. Simulation Results

3.1. Simulations of the High-Perfromance Class AB Follower HP\_CSCFVF

The CONV\_VF, CONV\_FVF, CONV\_CSCFVF, and proposed HP\_CSCFVF circuits of Figures 1a–c and 3 were simulated in a commercial 180 nm CMOS technology with dual rail voltages  $V_{DD} = 0.75$  V,  $V_{SS} = -0.75$  V (or  $V_{supply} = V_{DD} - V_{SS} = 1.5$  V),  $I_{bias} = I_{bCAS} = 5 \mu A$ ,  $R_{bat} = 55$  k $\Omega$ ,  $C_{bat} = 2$  pF,  $I_{bat} = 2 \mu A$ ,  $C_L = 100$  pF, and W/L = 5/0.2 ( $\mu$ m) for all PMOS, and NMOS transistors, except the PMOS and NMOS transistors, implementing biasing sources that had dimensions W/L = 5/0.4 ( $\mu$ m), values Cc = 0.6 pF, and Rc = 75 k $\Omega$  were used. In order to save on silicon area,  $R_c$  was implemented with an NMOS transistor with W/L = 0.75/15 and with the gate connected to the positive rail  $V_{DD}$ .  $R_c$  and  $C_c$  were

selected to provide a dominant pole  $\omega_{pdom} = 1/R_xC_c$  at node  $V_X$ : and a high-frequency zero  $\omega_z = 1/R_cC_c$  at  $V_x$  that approximately matches at the output pole  $\omega_{pout} = g_{mFVF}/C_L$  at the output node  $V_{oHPCSC}$  of the FVF, as suggested by the design guidelines in [10]. Transistors  $M_{source}$  and  $M_{sink}$  were scaled up by factors 10 and 3, respectively. This was performed in order to equalize their dynamic output currents and to achieve symmetrical slew rates (SR+ and SR-). The total quiescent current and power dissipation of the proposed circuit were  $I_{TotQ} = 21 \ \mu A$  and  $P_{dissQ} = 31.5 \ \mu W$ , respectively. The small signal transconductance  $g_m$  and output conductance  $g_{ds}$  of the NMOS and PMOS unit transistors had the following values:  $g_{mN} = 148 \ \mu A/V$ ,  $g_{dsN} = 2.94 \ \mu A/V$ ,  $g_{mP} = 160 \ \mu A/V$ , and  $g_{dsP} = 2.2 \ \mu A/V$ .

Figure 5 shows the frequency responses of the CONV\_VF, CONV\_FVF, CONV\_CSCFVF, and proposed HP\_CSCFVF. The bandwidth of the HP\_CSCFVF is 14.6 MHz, that of the CONV\_CSCFVF is 3.47 MHz, that of the CONV\_FVF is 2.5 MHz, and that of the CONV\_VF is 0.347 MHz. Notice that the bandwidth of the proposed circuit is a factor almost 42 times larger than the bandwidth of the CONV\_VF and 4.2 times larger than the CONV\_CSCFVF. Figure 6a shows the pulse response of the proposed HP\_CSCFVF and of the CONV\_CSCFVF to a 1 MHz 0.9 V<sub>pp</sub> pulse input. Figure 6b shows the corresponding load capacitor currents. It can be seen that the proposed circuit has close to symmetrical positive and negative peak output currents (and consequently slew rate) with the values  $I_{outpk}^+ = 2.6$  mA and  $I_{outpk}^- = 2.47$  mA, respectively. Notice that the proposed circuit has peak output currents, which are a factor 118 times larger than the total quiescent current of the circuit. This corresponds to a very large current efficiency factor CE =  $I_{outpk}/I_{TotQ} = 118$ . The peak currents (and slew rates) of the conventional circuits is much lower due to their class A operation.

The positive and negative slew rates of the proposed circuit are SR+ = 34.47 V/ $\mu$ s and SR- = 34.03 V/ $\mu$ s (for C<sub>L</sub> = 100 pF). Figure 7 shows the pulse response for various C<sub>L</sub> values of 10 pF, 32 pF, 55 pF, 80 pF, and 100 pF. It can be seen that, in all cases, the pulse response has a only a small overshoot. Figure 8 shows the AC response of the output resistance of the proposed circuit. It has a very low value R<sub>out</sub> = 2.11  $\Omega$  at low frequencies. The layout of the proposed design is shown in Figure 9. It occupies a 114  $\mu$ m × 47  $\mu$ m Si area.



Figure 5. Frequency Response of the proposed HP\_CSCFVF, CONV\_VF, CONV\_FVF and CONV\_CSCFVF.



**Figure 6.** (a) Pulse response of the proposed HP\_CSCFVF and CONV\_CSCFVF for  $C_L = 100 \text{ pF}$  and (b) output current of the HP\_CSCFVF and CON\_CSCFVF at  $C_L = 100 \text{ pF}$ .



**Figure 7.** Pulse response of proposed HP\_CSCFVF for load capacitor values: 10 pF, 32 pF, 55 pF, 77.5 pF and 100 pF.



Figure 8. Output resistance variation with frequency of the proposed HP\_CSCFVF.



Figure 9. Layout of the proposed HP\_CSCFVF.

Table 1A–C show corner analysis of the proposed HP\_CSCFVF at three different temperatures (27 °C, 120 °C, and -20 °C). It can be said that the proposed VF's characteristic is very stable against process and temperature variations. The standard deviation (SD) of each parameter for variation in the process has been given in Table 1 for the considered temperatures (27 °C, 120 °C, and -20 °C).

**Table 1.** (A) Corner analysis at 27 °C; (B) corner analysis at 120 °C; (C) corner analysis at -20 °C.

| (A)                     |      |      |       |       |       |      |  |
|-------------------------|------|------|-------|-------|-------|------|--|
| Corner                  | tt   | ff   | fs    | sf    | SS    | SD   |  |
| I <sub>TotQ</sub> (μA)  | 21   | 22   | 21    | 22    | 21    | 0.49 |  |
| f <sub>3dB</sub> (MHZ)  | 14.6 | 18   | 15.2  | 14.5  | 12.5  | 1.77 |  |
| SR (V/µs)               | 24.3 | 28   | 21.5  | 25.6  | 21.7  | 2.4  |  |
| I <sub>outpk</sub> (mA) | 2.68 | 3.04 | 2.5   | 2.7   | 2.42  | 0.2  |  |
| (B)                     |      |      |       |       |       |      |  |
| Corner                  | tt   | ff   | fs    | sf    | SS    | SD   |  |
| I <sub>TotQ</sub> (μA)  | 26   | 29   | 26    | 27    | 25    | 1.35 |  |
| f <sub>3dB</sub> (MHZ)  | 15   | 18.5 | 15.2  | 14.8  | 12.7  | 1.86 |  |
| SR (V/µs)               | 22.5 | 25.5 | 20.18 | 22.34 | 20.13 | 1.9  |  |
| I <sub>outpk</sub> (mA) | 2.45 | 2.73 | 2.38  | 2.42  | 2.22  | 0.16 |  |
| (C)                     |      |      |       |       |       |      |  |
| Corner                  | tt   | ff   | fs    | sf    | SS    | SD   |  |
| I <sub>TotQ</sub> (μA)  | 20   | 20   | 20    | 19    | 19    | 0.49 |  |
| f <sub>3dB</sub> (MHZ)  | 14.4 | 17.6 | 15.8  | 14.8  | 12.3  | 1.74 |  |
| SR (V/µs)               | 26.6 | 29.3 | 22.9  | 25.8  | 22.8  | 2.4  |  |
| I <sub>outpk</sub> (mA) | 2.79 | 3.06 | 2.67  | 2.8   | 2.5   | 0.18 |  |

The THD of the proposed circuit is 0.2% for a 0.5 V<sub>pp</sub> 100 kHz input signal and 1% for a 0.5 V<sub>pp</sub> 1 MHz sinusoidal input signal. The equivalent input noise power spectral density and RMS noise are 29 nV/ $\sqrt{\text{Hz}}$  and 130  $\mu$ V<sub>RMS</sub>. The small signal figure of merit is FOM<sub>SS</sub> = 46 MHz·pF/ $\mu$ W, and the large signal current efficiency figure of merit is FOM<sub>CE</sub> = I<sub>outpk</sub>/I<sub>TotQ</sub> = MIN{I<sub>outpk</sub>+, I<sub>outpk</sub>-}/I<sub>TotQ</sub> = 118. The global figure of merit is FOM<sub>Global</sub> =  $\sqrt{\text{FOM}_{\text{SS}}\text{FOM}_{\text{CE}}} = 73$ .

Table 2 shows a comparison of the performance characteristics of the proposed HP\_CSCFVF with other voltage followers reported recently in the literature. It can be seen that the proposed HP\_CSCFVF has the lowest output impedance, the highest small signal (FOM<sub>SS</sub>), a large signal and current efficiency (FOM<sub>CE</sub>), and global (FOM<sub>Global</sub>) figures of merit in the table.

| Parameter                                                                        | Ref./Year<br>[6]/2012 |              | Ref./Year<br>[12]/2016 | Ref./Year<br>[13]/2018 | Ref./Year<br>[14]/2016 | Ref./Year<br>[15]/2021 | Ref./Year<br>[16]/2018 | CONV_VF<br>Figure 1a | This Work<br>Figure <mark>3</mark> |
|----------------------------------------------------------------------------------|-----------------------|--------------|------------------------|------------------------|------------------------|------------------------|------------------------|----------------------|------------------------------------|
| Process                                                                          | 0.35                  | 0.18         | 0.18                   | 0.5                    | 0.045                  | 0.5                    | 0.18                   | 0.18                 | 0.18                               |
| technology (µm)                                                                  | Exp                   | Sim by Auth. | Sim                    | Exp                    | Sim                    | Exp                    | Sim                    | Sim                  | Sim                                |
| Supply (V)                                                                       | 3                     | ±0.9         | 1.2                    | 1.5                    | 1.2                    | 2                      | 1.2                    | ±0.75                | ±0.75                              |
| I <sub>TotQ</sub> (μA)                                                           | 81                    | 243          | 20.8                   | 80                     | 8.3                    | 69                     | 20                     | 9                    | 21                                 |
| Load Cap. (pF)                                                                   | 20                    | 50           | 10/100                 | 50                     | 1                      | 47                     | 1                      | 100                  | 100                                |
| BW (MHz)                                                                         | 5.8                   | 3.65         | 15@100 pF              | 10                     | 170                    | 32                     | 670.2                  | 0.347                | 14.6                               |
| I <sub>outpk</sub> + (mA)                                                        | 1.62                  | 3.16         | 0.32                   | 1.8                    | 0.17                   | 1.59                   | 0.116                  | 0.085                | 2.6                                |
| I <sub>outpk</sub> - (mA)                                                        | 1.67                  | 3.16         | NA                     | 1.8                    | 0.08                   | 1.42                   | 0.120                  | 0.034                | 2.47                               |
| SR+ (V/μS)                                                                       | 79.4                  | 63.2         | 32@10 pF               | 36                     | 42                     | 33.8                   | 116.6                  | 2.5                  | 34.47                              |
| $SR^{-}$ (V/ $\mu$ S)                                                            | 83.6                  | 63.2         | NA                     | 36                     | 50                     | 30.3                   | 120.5                  | 12                   | 34.03                              |
| Output resistance $(\Omega)$                                                     | NA                    | NA           | 56                     | NA                     | 1.15k                  | NA                     | 144                    | 1.2k                 | 2.11                               |
| Quiescent power<br>P <sub>dissQ</sub> (µWatt)                                    | 243                   | 437          | 25                     | 120                    | 10                     | 138                    | 24                     | 13.5                 | 31.5                               |
| FOM <sub>CE</sub> =<br>I <sub>outpk</sub> /I <sub>TotQ</sub>                     | 20                    | 12           | 15                     | 22.5                   | 10                     | 20                     | 5.8                    | 3.7                  | 118                                |
| $\begin{array}{l} FOM_{SS} = \\ BWxC_L/P_{dissQ} \\ [(MHz)pF]/\mu W \end{array}$ | 0.47                  | 0.42         | 60                     | 4.16                   | 17                     | 10.9                   | 28                     | 2.5                  | 46                                 |
| FOM <sub>Global</sub>                                                            | 3.06                  | 2.24         | 30                     | 9.7                    | 13                     | 15                     | 12.7                   | 3.04                 | 73                                 |

 Table 2. Comparison of the proposed HP\_CSCVF with state-of-the-art work.

Figure 10 shows the Monte Carlo (MC) analysis of the proposed HP\_CSCFVF power dissipation over 200 sample Monte Carlo simulation for process variation and mismatch. The mean quiescent power is 35.38  $\mu$ W, and the standard deviation is 0.605  $\mu$ W. From the corner analysis and Monte Carlo analysis, it can be ascertained that the proposed VF is robust against process variation, temperature, and mismatch effect.

#### 3.2. Simulation Results for Low-Voltage High-Performance Current Mirror HP\_CS\_CM

The CN\_CS\_CM and proposed HP\_CS\_CM current-mirror circuits of Figures 2a and 4 were simulated in a commercial 180 nm CMOS technology with a supply voltage of 1V and  $I_{bias} = 2 \ \mu$ A. The resistor used to implement  $R_{bat}$  in the FVF level shifter has a value 75 k $\Omega$ . It is implemented using a PMOS transistor. The W/L ratio of the PMOS and NMOS transistors used in the input and output stages of both current mirrors are W/L = 5  $\mu$ m/0.4  $\mu$ m. Transistors used in the auxiliary amplifiers and the FVF level shifter of the proposed current mirror are scaled down by factor k = 10. This was performed in order to reduce the quiescent power dissipation. The compensation elements had values  $C_c = 1.5 \ pF$  and  $R_c = 4 \ k\Omega$ .



**Figure 10.** Monte Carlo analysis of the Proposed HP\_CSCFVF quiescent power dissipation over 200 samples MC simulation for process and mismatch variation.

Figure 11 shows the frequency response of the proposed high-performance cascoded current mirror (HP\_CS\_CM). It has a 144 MHz bandwidth. Figure 12 shows the frequency response of the input impedance of the conventional cascode mirror CN\_CS\_CM and of the proposed HP\_CS\_CM. The CN\_CS\_CM has constant input impedance of 22 k $\Omega$ , whereas the input impedance of the proposed current mirror is 0.212  $\Omega$  up to 800 Hz and 8.9 k $\Omega$  at 118 MHz. The HP\_CS\_CM has an input impedance, at low frequencies, that is close to 10<sup>5</sup> times lower than the CN\_CS\_CM.



Frequency (Hz)

Figure 11. Frequency response of the High performance cascode current Mirror.





Figure 13 shows the frequency response of the output impedance of the CN\_CS\_CM and of the HP\_CS\_CM. The proposed HP\_CS\_CM has an output impedance of 112 G $\Omega$  until 100 Hz, and the lowest output impedance is 18 M $\Omega$  through its bandwidth. On the contrary, the output impedance for the CN\_CS\_CM is 355 M $\Omega$ . Thus, the proposed high-performance current mirror has an output impedance that is 315 times higher than the CN\_CS\_CM at low frequencies.



**Figure 13.** Variation of output resistance with frequency of High Performance HP\_CS\_CM and CN\_CS\_CM.

Figure 14 shows the transient response to a triangular input current waveform. It can be seen that the proposed HP\_CS\_CM closely follows the linear input triangular current waveform. Figure 15 shows the transient pulse response of the proposed HP\_CS\_CM to a 10 MHz, 10  $\mu$ A input pulse. It can be seen that the proposed HP\_CS\_CM has no peaking in the output pulse response.



Figure 14. Transient response of the High performance Current Mirror.



Figure 15. Transient Pulse Response of High-Performance Current Mirror.

An ideal current source is a circuit element that maintains a constant current flow independent of the voltage developed across its terminals as this voltage is determined by other circuit elements. To verify this property, Figure 16 shows the DC output transfer characteristics for dc voltage variation of 0 to 1 V by stepping the input current up from 0 to 10  $\mu$ A in steps of 2.5  $\mu$ A. It can be seen that the mirror compliance (minimum output) voltage for performance as a current source is approximately 0.2 V.

Figure 17 shows the input voltage of the CN\_CS\_CM and of the proposed HP\_CS\_CM by sweeping the input current  $I_{in}$  from o to 10  $\mu$ A. It can be seen that the proposed HP\_CS\_CM has a constant 0.15 V input voltage, while the input voltage of the conventional mirror CN\_CS\_CM varies from 450 mV to 550 mV.



Voltage (V)

Figure 16. Output DC transfer characteristics of HP\_CS\_CM V<sub>outmin</sub> = 0.2 V.



Input Current (A)

Figure 17. Input voltage with variation of input current.

Figure 18 shows the gain error (in percent)  $e = 100[(I_{out} - I_{in})/I_{in}]$  in the current transfer characteristic of the CN\_CS\_CM and the proposed HP\_CS\_CM as a function of the input current. It can be seen that, as expected, errors are similar since, in both mirrors, the drain-source voltages of input and output transistors are very similar. The total harmonic distortion of the proposed HP\_CS\_CM is given in Table 3 for a 200  $\mu$ A amplitude sine wave at frequencies 500 Hz, 10 KHz, 1 MHz, and 100 MHz.

**Table 3.** Variation in THD with frequency for HP\_CS\_CM at different frequencies with 200  $\mu$ A amplitude sinusoidal current.

| Frequency (Hz) | THD (dB) |
|----------------|----------|
| 500            | -60      |
| 10 k           | -62      |
| 1 M            | -60      |
| 100 M          | -40      |

A Monte Carlo analysis with 200 samples was executed for some important parameters of the proposed HP\_CS\_CM for a 2  $\mu$ A bias current. Table 4 gives the mean value and standard deviation of the bandwidth, input, output resistance, quiescent power, and gain

for 200 runs. It can be see that the proposed current mirror is robust against process variation and mismatch effects. A noise analysis was also performed for the HP\_CS\_CM. The input referred noise was 14.5 pA/ $\sqrt{Hz}$ .



Figure 18. Error in current transfer characteristic of the CN\_CS\_CM and HP\_CS\_CM.

Table 4. Summary of results of 200 samples Monte Carlo analysis of proposed current mirror's parameter.

| Parameter Name         | Mean Value | Standard Deviation |
|------------------------|------------|--------------------|
| Bandwidth (MHz)        | 144        | 0.789              |
| Input resistance (dBΩ) | -13.7      | 0.728              |
| Output Resistance(dBΩ) | 221        | 0.505              |
| Quiescent Power (µW)   | 5.33       | 0.066              |
| Gain (A/A)             | 0.999      | 17.8 μ             |

Table 5 compares the performance characteristics of the proposed HP\_CS\_CM to other low-voltage mirrors in the literature [17–20]. The proposed mirror has the highest output resistance and the lowest input resistance of all mirrors. Bandwidth is dependent on power dissipation. A mirror figure of merit FOM<sub>CM</sub> = BW/P<sub>diss</sub> is used to compare the circuits. Notice that the proposed mirror has the highest FOM<sub>CM</sub> in the table (the input compliance voltage of the resistance based mirror in [18] is lower but it has the serious shortcoming that, with the reported 39.6 mV input voltage, it is subject in practice to very large random gain/linearity errors caused by mismatch in V<sub>DS</sub> due to random offset of input and output transistors in the control circuit).

Table 5. Comparison of the proposed HP\_CS\_CM with state-of-the-art work.

| Parameter                     | [17]   | [18]   | [19]   | [20]  | This Work |
|-------------------------------|--------|--------|--------|-------|-----------|
| Input<br>Compliance Voltage   | 520 m  | 39.6 m | -      | -     | 150 m     |
| Current<br>Transfer error (%) | 1.71   | 0.6    | 0.16   | 0.22  | 0.1       |
| Input resistance ( $\Omega$ ) | 21.43  | 496    | 68.3   | 130   | 0.212     |
| Output<br>Resistance (Ω)      | 1.14 G | 1 M    | 10.5 G | 9.5 G | 112 G     |
| Bandwidth (Hz)                | 6.17 G | 181 M  | 402 M  | 2.7 G | 144 M     |
| Noise (pA/ $\sqrt{Hz}$ )      | -      | -      | 7.8    | -     | -         |
| Supply (V)                    | 1      | 0.9    | 1      | 1     | 1         |
| Power (µW)                    | 916.65 | 154    | 110    | 142.9 | 5         |
| FOM <sub>CM</sub> (MHZ/µW)    | 6.73   | 1.17   | 3.6    | 18.89 | 28.8      |
| Technology (µm)               | 0.18   | 0.18   | 0.18   | 0.18  | 0.18      |

# 4. Conclusions

Two high-performance circuits based on the flipped voltage follower were introduced: (1) One was a class AB high-performance cascode flipped voltage follower that uses an additional output branch with a PMOS current-sourcing transistor. Replica biasing techniques are used to bias the sourcing transistor with a small quiescent current independent of the supply voltage. Under dynamic conditions, the sourcing transistor can provide very large positive output currents, which are over a factor 100 larger than the total quiescent current of the proposed circuit. Simulations in a commercial 0.18  $\mu$ m CMOS technology have shown that it has low supply voltage requirements, greatly enhanced bandwidth, approximately symmetrical and large slew rates, and the largest small signal and large signal figures of merit of all class AB voltage followers. (2) The other was a low-voltage high-performance current mirror with 0.15 V input and 0.2 V output compliance voltages, 1 V supply voltage, extremely high output resistance (112 G $\Omega$ ), extremely low input resistance (0.212  $\Omega$ ), and the highest figure of merit.

This high-performance current mirror is implemented by utilizing two auxiliary amplifiers and a level shifter that boost the gain of the mirror cascode transistors and that equalize the drain source voltages of input and output mirror transistors. The auxiliary circuit increases the power dissipation of the mirror by only 25%. These characteristics were also verified with simulations in a commercial 0.18  $\mu$ m CMOS technology.

Author Contributions: Conceptualization, J.R.-A., A.P, M.G., J.M.H.-M. and J.H.-C.; methodology, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; validation, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; formal analysis, J.R.-A., A.P., M.G. and J.H.-C.; investigation, J.R.-A., A.P., M.G. and J.H.-C.; resources, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; data curation, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; writing—original draft preparation, J.R.-A., A.P., M.G. and J.H.-C.; writing—review and editing, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; visualization, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; supervision, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; supervision, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; project administration, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; J.M.H.-M. and J.H.-C.; but a supervision, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; writing—review and editing, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; wisualization, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; supervision, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; project administration, J.R.-A., A.P., M.G., J.M.H.-M. and J.H.-C.; writing—review and editing, J.M.H.-M. and J.H.-C. All authors have read and agreed to the published version of the manuscript.

Funding: This research received no external funding.

Data Availability Statement: Data is contained within the article.

**Conflicts of Interest:** The authors declare no conflict of interest.

## References

- 1. Razavi, B. Design of Analog CMOS Integrated Circuits; McGraw Hill: Boston, MA, USA, 2001.
- Filanovsky, I.M.; Järvenhaara, J.; Tchamov, N.T. Source follower: A misunderstood humble circuit. In Proceedings of the 2013 IEEE 56th International Midwest Symposium on Circuits and Systems (MWSCAS), Columbus, OH, USA, 4–7 August 2013; pp. 185–188.
- 3. Allen, P.E.; Holberg, D.R. CMOS Analog Circuit Design, 2nd ed.; Oxford University Press: Oxford, UK, 2002; Volume 2.
- Carvajal, R.G.; Ramirez-Angulo, J.; Lopez-Martin, A.J.; Torralba, A.; Galan, J.A.G.; Carlosena, A.; Chavero, F.M. The flipped voltage follower: A useful cell for low-voltage low-power circuit design. *IEEE Trans. Circuits Syst. I Regul. Pap.* 2005, 52, 1276–1291. [CrossRef]
- Ramirez-Angulo, J.; Gupta, S.; Padilla, I.; Carvajal, R.G.; Torralba, A.; Jimenez, M.; Munoz, F. Comparison of conventional and new flipped voltage structures with increased input/output signal swing and current sourcing/sinking capabilities. In Proceedings of the 48th Midwest Symposium on Circuits and Systems, Cincinnati, OH, USA, 7–10 August 2005; Volume 1152, pp. 1151–1154.
- Sawigun, C.; Demosthenous, A.; Liu, X.; Serdijn, W.A. A Compact Rail-to-Rail Class-AB CMOS Buffer With Slew-Rate Enhancement. *IEEE Trans. Circuits Syst. II Express Briefs* 2012, 59, 486–490. [CrossRef]
- Centurelli, F.; Monsurrò, P.; Trifiletti, A. A class-AB flipped voltage follower output stage. In Proceedings of the 2011 20th European Conference on Circuit Theory and Design (ECCTD), Linkoping, Sweden, 29–31 August 2011; pp. 757–760.
- Jindal, C.; Pandey, R. High Slew-Rate and Very-Low Output Resistance Class-AB Flipped Voltage Follower Cell for Low-Voltage Low-Power Analog Circuits. Wirel. Pers. Commun. 2022, 123, 215–228. [CrossRef]
- 9. Xing, G.; Lewis, S.H.; Viswanathan, T.R. Self-Biased Unity-Gain Buffers With Low Gain Error. *IEEE Trans. Circuits Syst. II Express* Briefs 2009, 56, 36–40. [CrossRef]
- Paul, A.; Ramírez-Angulo, J.; Torralba, A. Bandwidth-Enhanced High Current Efficiency Class-AB Buffer With Very Low Output Resistance. *IEEE Trans. Circuits Syst. II Express Briefs* 2018, 65, 1544–1548. [CrossRef]

- Garde, M.P.; Lopez-Martin, A.; Cruz, C.A.D.I.; Carvajal, R.G. Wide-Swing Class AB Regulated Cascode Current Mirror. In Proceedings of the 2020 IEEE International Symposium on Circuits and Systems (ISCAS), Virtual, 12–14 October 2020; pp. 1–4.
- 12. Moaf, M.; Piri, M.; Amiri, P. Two High Slew Rate Buffers Based on Flipped Voltage Follower. *Int. J. Electr. Eng. Inform.* 2016, *8*, 451–460. [CrossRef]
- Ocampo-Hidalgo, J.J.; Alducín-Castillo, J.; Vázquez-Álvarez, I.; Oliva-Moreno, L.N.; Molinar-Solís, J.E. A CMOS Low-Voltage Super Follower Using Quasi-Floating Gate Techniques. J. Circuits Syst. Comput. 2017, 27, 1850111. [CrossRef]
- Centurelli, F.; Monsurrò, P.; Ruscio, D.; Trifiletti, A. A new class-AB Flipped Voltage Follower using a common-gate auxiliary amplifier. In Proceedings of the 2016 MIXDES—23rd International Conference Mixed Design of Integrated Circuits and Systems, Lodz, Poland, 23–25 June 2016; pp. 143–146.
- 15. Ocampo-Hidalgo, J.J.; Molinar-Solis, J.E.; Oliva-Moreno, N.; Ponce-Ponce, V.H.; Ramirez-Salinas, M.A. The Merged Voltage Follower: A Class-AB CMOS Follower with Enhanced Bandwidth to Drive Loads with Low Resistance and Large Capacitance Le suiveur de tension fusionné: Un suiveur CMOS de classe AB avec une bande passante améliorée pour piloter des charges avec une faible résistance et une grande capacité. *IEEE Can. J. Electr. Comput. Eng.* 2021, 44, 30–40. [CrossRef]
- Jindal, C.; Pandey, R. Class-AB level shifted flipped voltage follower cell using bulk-driven technique. *IET Circuits Devices Syst.* 2018, 12, 286–294. [CrossRef]
- 17. Aggarwal, B.; Gupta, M.; Gupta, A.K.; Sangal, A. A new low voltage level-shifted FVF current mirror with enhanced bandwidth and output resistance. *Int. J. Electron.* **2016**, *103*, 1759–1775. [CrossRef]
- Safari, L.; Minaei, S. A Low-Voltage Low-Power Resistor-Based Current Mirror and Its Applications. J. Circuits Syst. Comput. 2017, 26, 1750180. [CrossRef]
- 19. Doreyatim, M.; Akbari, M.; Nazari, M.; Mahani, S. A low-voltage gain boosting-based current mirror with high input/output dynamic range. *Microelectron. J.* 2019, *90*, 88–95. [CrossRef]
- 20. Bchir, M.; Aloui, I.; Hassen, N. A bulk-driven quasi-floating gate FVF current mirror for low voltage, low power applications. *Integration* **2020**, *74*, 45–54. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.